The invention generally relates to a semiconductor device and method of manufacture and, more particularly, to a semiconductor device and method of manufacturing sub lithographic features within a dielectric material to reduce the effective dielectric constant of such material.
To fabricate microelectronic semiconductor devices such as an integrated circuit (IC), many different layers of metal and insulation are selectively deposited on a silicon wafer. The insulation layers may be, for example, silicon dioxide, silicon oxynitride, fluorinated silicate glass (FSG) and the like. These insulation layers are deposited between the metal layers, i.e., interlevel dielectric (ILD) layers, and may act as electrical insulation therebetween or serve other known functions. These layers are typically deposited by any well known method such as, for example, plasma enhanced chemical vapor deposition (PECVD), chemical vapor deposition (CVD) or other processes.
The metal layers are interconnected by metallization through vias etched in the intervening insulation layers. Additionally, interconnects are provided separately within the dielectric (insulation) layers. To accomplish this, the stacked layers of metal and insulation undergo photolithographic processing to provide a pattern consistent with a predetermined IC design. By way of example, the top layer of the structure may be covered with a photo resist layer of photo-reactive polymeric material for patterning via a mask. A photolithographic process using either visible or ultraviolet light is then directed through the mask onto the photo resist layer to expose it in the mask pattern. An antireflective coating (ARC) layer may be provided at the top portion of the wafer substrate to minimize reflection of light back to the photo resist layer for more uniform processing. The etching may be performed by anisotropic or isotropic etching as well as wet or dry etching, depending on the physical and chemical characteristics of the materials. Regardless of the fabrication process, to maximize the integration of the device components in very large scale integration (VLSI), it is necessary to increase the density of the components.
Although silicon dioxide material has been used as an insulating material due to its thermal stability and mechanical strength, in recent years it has been found that better device performance may be achieved by using a lower dielectric constant material. By using a lower dielectric constant insulator material, a reduction in the capacitance of the structure can be achieved which, in turn, increases the device speed. However, use of organic low-k dielectric materials such as, for example, SiLK (manufactured by Dow Chemical Co., Midland, Mich.) tend to have lower mechanical strength than conventional dielectric materials such as, for example, silicon oxide. In some applications, it has been found that the following materials, in combination with other materials within a device, have a certain effective dielectric constant, such as, for example: (i) undoped silicon glass (USG) has a K of 4.1 and a Keff of approximately 4.3; (ii) USG and fluorosilicate glass (FSG) (K of 3.6) has bilayer Keff of approximately 3.8; (iii) organo silicate glass (OSG) has a K of 2.9 and has a Keff of approximately 3.0; and (iv) porous-OSG has a K of 2.2 and a bilayer of porous-OSG and OSG has a Keff of approximately 2.4.
By building a device having a low-k dielectric or a hybrid low-k dielectric stack, the large intra-level line-to-line component of wiring capacitive coupling is reduced, thus maximizing the positive benefit of the low-k material while improving the overall robustness and reliability of the finished structure. The hybrid oxide/low-k dielectric stack structure is much more robust than an “all low-k” dielectric stack, which is known to be relatively more susceptible to via resistance degradation or via delamination due to thermal cycle stresses driven by the high CTE (coefficient of thermal expansion) of organic and semiorganic low-k dielectrics. However, the overall strength of the dielectric is considerably reduced at the lower dielectric constants.
Nonetheless, even with the lower dielectric constant materials including, for example, a hybrid oxide/low-k dielectric stack structure, there is still the possibility to improve even further the electrical properties of the device by lowering the effective K (Keff) of a multilevel structure or a K of the dielectric material by forming voided channels within the dielectric material between the interconnects and vias. The channels are vacuum filled and have a dielectric constant of about 1. By using such channels, a higher dielectric constant dielectric material, itself, may be used to increase the overall strength of the structure without reducing the electric properties.
In known systems, sub-resolution lithography processes have been used to create such channels. This typically consists of new manufacturing processes and tool sets which add to the overall cost of the fabrication of the semiconductor device. Also, in sub-resolution lithography processes, it is necessary to etch wide troughs in empty spaces which, in turn, cannot be pinched off by ILD PECVD deposition. Additionally, although the channels create low line-line capacitance, there remains a high level-level capacitance for wide lines. This, of course, affects the overall electrical properties of the device. Also, air gaps can occur near the vias from a higher level which creates the risk of plating bath or metal fill at these areas. Lastly, in known processes, there is also the requirement of providing an isotropic etch which may etch underneath the interconnect thus leaving it unsupported or floating and, thus degrading the entire structural and electrical performance of the device.
The present invention is directed to solving these and other problems.
In a first aspect of the invention, a method for manufacturing a structure includes providing a structure having an insulator layer with at least one interconnect and forming a sub lithographic template mask on the insulator layer. A selectively etching step is used for etching the insulator layer through the sub lithographic template mask to form sub lithographic features spanning to a sidewall of the plurality of interconnects.
In another aspect of the invention, the method includes providing a structure having an insulator layer with a plurality of interconnects and forming a blocking structure on the insulator layer. The method further includes forming a sub lithographic template mask on the blocking structure having sub lithographic features and selectively etching the blocking structure and the insulator layer through the sub lithographic template mask to form sub lithographic features in the insulator layer.
In still another aspect of the invention, a semiconductor structure includes an insulator layer having at least one gap formed in the insulator layer spanning more than a minimum spacing of the interconnects.
This invention is directed to a semiconductor device and methods of manufacture for providing channels (or pores) in a dielectric (insulator) material to improve overall device performance. The methods of the invention do not require new manufacturing processes or tool sets nor do they introduce new materials into the final build and further avoid many of the shortcomings of sub-resolution photolithographic processes. Additionally, the methods of the invention are easily adaptable for use with any dielectric material, whether a hybrid structure or a material having a high dielectric constant. The invention, in one aspect, prevents floating interconnects and also, while decreasing the effective dielectric constant, Keff, may maintain the low level-level vertical capacitance of the interconnects. The overall device strength may also be maintained using the methods of the invention.
The structure 100 of
In one implementation, the holes of the block copolymer nanotemplate 150 are about 20 nm in diameter with a spacing of about 20 nm therebetween. In other implementations, the spacings and diameter of the features may range from, for example, below 5 nm to 100 nm. The thickness of the block copolymer nanotemplate 150, in one implementation, is approximately 20 nm and is made from an organic polymer matrix having a mesh of holes. It should be understood, though, that the thickness of the block copolymer nanotemplate 150 (and blockout resist) may vary depending on the thickness of the insulation layer, the required feature resolution and other factors, all of which can be ascertained by one of ordinary skill in the art in view of the description herein.
As seen in
The RIE, is an anisotropic etch, etching primarily straight down, in order to etch away the insulation to form the channels 160. The RIE etch may be followed by a wet clean process to remove any polymer residue resulting from the etching process. This cleaning chemistry may contain an etchant to continue isotropic etching of the insulation layer to form an undercut below the interconnects (
On the other hand, OSG has a very low chemical etch rate in DHF, which is almost immeasurable. In OSG implementations, RIE with plasma O2 is used to provide more complete etch capabilities by oxidizing or “damaging” the first skin layer of the exposed OSG. Then, this damaged layer will etch very readily in this DHF. However, when using O2, there is the possibility of damaging the OSG insulation layer or diffusion layer. This damage can be corrected by providing another etch to the damaged portions.
Still referring to
During the initial deposition of insulation material, the small size of the holes 135a substantially eliminates significant thickness of material from being deposited within the columns 160. The material for the second layer of insulation layer 170 may be, for example, (i) undoped silicon glass (USG), (ii) USG and fluorosilicate glass (FSG), (iii) organo silicate glass (OSG), (iv) porous-OSG and OSG, (v) any combination of these materials or any other known dielectric material. The insulation layer 170, in one implementation, is preferably either OSG or a layered structure of OSG and porous-OSG, with the OSG acting as the cap for sealing the columns.
It should be understood that the steps and structure of the invention, as described above, may be repeated for higher level insulation layers. Thus, as shown in
Referring now to
In
An dielectric cap layer 280, such as SiO2, which can be deposited using PECVD or any known method, is deposited on the insulation layer 210 to seal the channels 250a (
In aspects of this embodiment, a random hole pattern in resist may be formed using e-beam, x-ray or EUV lithography. In this case, the resists mask the regions where the dielectric is left behind and the vertical pores or columns are etched into the dielectric. A hardmask such as Nitride may be used underneath the resist if the dielectric is an organic material.
As a further alternative, a random hole pattern in a 2-phase polymer mask with porogen may be utilized to form the pores. To fabricate the mask, the polymer is applied and the porogen is then removed with a high temperature cure or with solvent, as is well known in the art. This will form the sub lithographic holes for further processing. There would be no need for optical lithographic exposure or photomask in this or other processes. The vertical pores or nano columns would then be etched in the manner discussed above.
Alternatively, a spin on film with fine metal particles such as a metal sol may be used to form the required holes, as may be represented by layer 270. In this process, a single layer of fine metal particles from a sol are deposited. This may be performed by pre-treating the layer 260 with a surfactant that forms a monolayer in the surface and attracts the sol particles to the surface to form a layer of the sol particles. That is, the layer would be burned away to leave metal particles on the surface which then could be used for the mask. A phase separable spin on solution such as block copolymer can also be used as the mask. In addition, in this embodiment, selective masking can be used to selectively add toughening to critical areas of the chip, such as discussed with reference to
While the invention has been described in terms of embodiments, those skilled in the art will recognize that the invention can be practiced with modifications and in the spirit and scope of the appended claims.
The present application is a divisional application of U.S. patent application Ser. No. 11/851,123, filed Sep. 6, 2007, which is a divisional application of U.S. patent application Ser. No. 10/707,996, filed Jan. 30, 2004, now U.S. Pat. No. 7,405,147, the disclosures of which are expressly incorporated by reference herein in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
4650544 | Erb et al. | Mar 1987 | A |
5204280 | Dhong et al. | Apr 1993 | A |
5538592 | Chen et al. | Jul 1996 | A |
5695810 | Dubin et al. | Dec 1997 | A |
5759913 | Fulford, Jr. et al. | Jun 1998 | A |
5869880 | Grill et al. | Feb 1999 | A |
6265321 | Chooi et al. | Jul 2001 | B1 |
6346484 | Cotte et al. | Feb 2002 | B1 |
6358813 | Holmes et al. | Mar 2002 | B1 |
6358832 | Edelstein et al. | Mar 2002 | B1 |
6387818 | Lopatin | May 2002 | B1 |
6451712 | Dalton et al. | Sep 2002 | B1 |
6495479 | Wu et al. | Dec 2002 | B1 |
6506660 | Holmes et al. | Jan 2003 | B2 |
6509623 | Zhao | Jan 2003 | B2 |
7087532 | Dobuzinsky et al. | Aug 2006 | B2 |
7405147 | Edelstein et al. | Jul 2008 | B2 |
7528078 | Van Gompel et al. | May 2009 | B2 |
7553760 | Yang et al. | Jun 2009 | B2 |
7560222 | Chen et al. | Jul 2009 | B2 |
7592685 | Edelstein et al. | Sep 2009 | B2 |
7670895 | Van Gompel et al. | Mar 2010 | B2 |
7741721 | Black et al. | Jun 2010 | B2 |
7863150 | Colburn et al. | Jan 2011 | B2 |
7892940 | Edelstein et al. | Feb 2011 | B2 |
7943480 | Edelstein et al. | May 2011 | B2 |
8120179 | Chanda et al. | Feb 2012 | B2 |
8129286 | Edelstein et al. | Mar 2012 | B2 |
8227336 | Edelstein et al. | Jul 2012 | B2 |
20010030366 | Nakano et al. | Oct 2001 | A1 |
20020016058 | Zhao | Feb 2002 | A1 |
20020058394 | Holmes et al. | May 2002 | A1 |
20020061633 | Marsh | May 2002 | A1 |
20020061646 | Kan et al. | May 2002 | A1 |
20020192949 | Kan et al. | Dec 2002 | A1 |
20030073302 | Huibers | Apr 2003 | A1 |
20050167838 | Edelstein et al. | Aug 2005 | A1 |
20080026541 | Edelstein et al. | Jan 2008 | A1 |
20080038915 | Edelstein et al. | Feb 2008 | A1 |
20080038923 | Edelstein et al. | Feb 2008 | A1 |
20080093743 | Yang et al. | Apr 2008 | A1 |
20080102401 | Chen et al. | May 2008 | A1 |
20080122106 | Nitta et al. | May 2008 | A1 |
20080191235 | Wang et al. | Aug 2008 | A1 |
20080254630 | Edelstein et al. | Oct 2008 | A1 |
20090032959 | Black et al. | Feb 2009 | A1 |
20090186485 | Lam et al. | Jul 2009 | A1 |
20090200636 | Edelstein et al. | Aug 2009 | A1 |
20100181678 | Edelstein et al. | Jul 2010 | A1 |
20100283121 | Black et al. | Nov 2010 | A1 |
20110037175 | Bangsaruntip et al. | Feb 2011 | A1 |
20110108992 | Chanda et al. | May 2011 | A1 |
20110111590 | Edelstein et al. | May 2011 | A1 |
20110163446 | Nitta et al. | Jul 2011 | A1 |
20120111825 | Chanda et al. | May 2012 | A1 |
20120168953 | Edelstein et al. | Jul 2012 | A1 |
Number | Date | Country |
---|---|---|
2001-053144 | Feb 2001 | JP |
460934 | Oct 2001 | TW |
479273 | Mar 2002 | TW |
544712 | Aug 2003 | TW |
WO2004061948 | Jul 2004 | WO |
Number | Date | Country | |
---|---|---|---|
20110111590 A1 | May 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11851123 | Sep 2007 | US |
Child | 13005201 | US | |
Parent | 10707996 | Jan 2004 | US |
Child | 11851123 | US |