Claims
- 1. A method for producing a device module, comprising the steps of:
- a) preparing a circuit chip having a plurality of electrodes arranged in a first predetermined pattern;
- b) preparing a substrate having a plurality of connection terminals arranged in said first predetermined pattern within a predetermined chip area on a surface of said substrate;
- c) forming grooves in a second predetermined pattern on said surface of said substrate, each said groove passing between two adjacent connection terminals of said connection terminals through said chip area, and both ends of each said groove protruding from a periphery of said chip area;
- d) placing said circuit chip on said chip area of said surface of said substrate with said electrodes corresponding to said connection terminals, respectively;
- e) spreading a liquid sealing material into a space between said circuit chip and said surface of said substrate; and
- f) hardening said liquid sealing material filling said space.
- 2. The method according to claim 1, wherein said second pattern of said grooves comprises a plurality of parallel line grooves extending from one side to the opposite side of said chip area and each parallel line groove passing between said two adjacent connection terminals.
- 3. The method according to claim 1, wherein said second pattern of said grooves comprises a plurality of line grooves radially extending from a corner to opposite sides of said chip area and each line groove passing between said two adjacent connection terminals.
- 4. The method according to claim 1, wherein said step (e) comprises the steps of:
- putting said liquid sealing material on one side of said chip area from which an end of each said groove protrudes; and
- spreading said liquid sealing material into said space by capillarity.
- 5. The method according to claim 2, wherein said step (e) comprises the steps of:
- putting said liquid sealing material on one side of said chip area from which an end of each said groove protrudes; and
- spreading said liquid sealing material into said space by capillarity.
- 6. The method according to claim 1, wherein said step (e) comprises the steps of:
- putting said liquid sealing material on said corner of said chip area from which a common end of said grooves protrudes; and
- spreading said liquid sealing material into said space by capillarity.
- 7. The method according to claim 3, wherein said step (e) comprises the steps of:
- putting said liquid sealing material on said corner of said chip area from which a common end of said grooves protrudes; and
- spreading said liquid sealing material into said space by capillarity.
- 8. The method according to claim 1, wherein said substrate further comprises a protective film on said surface of said substrate and said grooves are formed by selectively etching said protective film.
- 9. The method according to claim 8, wherein said second pattern of said grooves comprises a plurality of parallel line grooves extending from one side to the opposite side of said chip area and each parallel line groove passing between said two adjacent connection terminals.
- 10. The method according to claim 8, wherein said second pattern of said grooves comprises a plurality of line grooves radially extending from a corner to opposite sides of said chip area and each line groove passing between said two adjacent connection terminals.
- 11. The method according to claim 8, wherein said protective film comprises a solder resist.
- 12. The method according to claim 8, wherein said protective film comprises a etching resist.
- 13. A method for producing a device module, comprising the steps of:
- a) preparing a circuit chip having a plurality of electrodes arranged in a first predetermined pattern;
- b) preparing a substrate having a plurality of connection terminals arranged in said first predetermined pattern within a predetermined chip area on a surface of said substrate;
- c) forming grooves in a second predetermined pattern on said surface of said substrate, each said groove passing between two adjacent connection terminals of said connection terminals through said chip area, and both ends of each said groove protruding from a periphery of said chip area;
- d) putting a liquid sealing material at a center area of said chip area on said surface of said substrate;
- e) placing said circuit chip on said chip area of said surface of said substrate with said electrodes corresponding to said connection terminals, respectively;
- f) pressing said circuit chip against said substrate to spread said liquid sealing material to a space between said circuit chip and said surface of said substrate; and
- g) hardening said liquid sealing material filling said space.
- 14. The method according to claim 13, wherein said second pattern of said grooves comprises a plurality of parallel line grooves extending from one side to the opposite side of said chip area and each parallel line groove passing between said two adjacent connection terminals.
- 15. The method according to claim 13, wherein said second pattern of said grooves comprises a plurality of line grooves radially extending from a corner to opposite sides of said chip area and each line groove passing between said two adjacent connection terminals.
- 16. A method for producing a device module, comprising the steps of:
- a) preparing a circuit chip having a plurality of electrodes arranged in a first predetermined pattern;
- b) preparing a substrate having a plurality of connection terminals arranged in said first predetermined pattern within a predetermined chip area and further having a temporary connecting area at a center area of said predetermined chip area on a surface of said substrate;
- c) forming grooves in a second predetermined pattern on said surface of said substrate, each said groove passing between two adjacent connection terminals of said connection terminals through said chip area, and both ends of each said groove protruding from a periphery of said chip area, and said grooves including a loop groove which is formed around said temporary connecting area and is joined to a central groove of said grooves;
- d) temporary connecting said circuit chip on said chip area of said surface of said substrate with said electrodes corresponding to said connection terminals, respectively;
- e) spreading a liquid sealing material into a space between said circuit chip and said surface of said substrate; and
- f) hardening said liquid sealing material filling said space.
- 17. The method according to claim 16, wherein said second pattern of said grooves comprises a plurality of parallel line grooves extending from one side to the opposite side of said chip area and each parallel line groove passing between said two adjacent connection terminals.
- 18. The method according to claim 16, wherein said second pattern of said grooves comprises a plurality of line grooves radially extending from a corner to opposite sides of said chip area and each line groove passing between said two adjacent connection terminals.
- 19. The method according to claim 16 wherein said step (e) comprises the steps of:
- putting said liquid sealing material on one side of said chip area from which an end of each said groove protrudes; and
- spreading said liquid sealing material into said space by capillarity.
- 20. The method according to claim 17, wherein said step (e) comprises the steps of:
- putting said liquid sealing material on one side of said chip area from which an end of each said groove protrudes; and
- spreading said liquid sealing material into said space by capillarity.
- 21. The method according to claim 16, wherein said step (e) comprises the steps of:
- putting said liquid sealing material on said corner of said chip area from which a common end of said grooves protrudes; and
- spreading said liquid sealing material into said space by capillarity.
- 22. The method according to claim 18, wherein said step (e) comprises the steps of:
- putting said liquid sealing material on said corner of said chip area from which a common end of said grooves protrudes; and
- spreading said liquid sealing material into said space by capillarity.
- 23. The method according to claim 16, wherein said substrate further comprises a protective film on said surface of said substrate and said grooves are formed by selectively etching said protective film.
- 24. The method according to claim 23, wherein said second pattern of said grooves comprises a plurality of parallel line grooves extending from one side to the opposite side of said chip area and each parallel line groove passing between said two adjacent connection terminals.
- 25. The method according to claim 23, wherein said second pattern of said grooves comprises a plurality of line grooves radially extending from a corner to opposite sides of said chip area and each line groove passing between said two adjacent connection terminals.
- 26. The method according to claim 16, wherein said protective film comprises a solder resist.
- 27. The method according to claim 16, wherein said protective film comprises a etching resist.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-232733 |
Sep 1994 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/534,940 filed Sep. 28, 1995, now U.S. Pat. No. 5,686,763.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
A 4 51057 |
Aug 1992 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
534940 |
Sep 1995 |
|