The present invention relates generally to semiconductor fabrication, and more particularly, to fin field effect transistor (finFET) structures and methods of fabrication.
With the continuing trend towards miniaturization of integrated circuits (ICs), there is a need for transistors with increasingly smaller dimensions. FinFET technology is becoming more prevalent as device size continues to shrink. It is therefore desirable to have improved finFET devices and methods of fabrication.
In one embodiment, a semiconductor structure is provided. The structure comprises a semiconductor substrate, an insulator layer disposed on the semiconductor substrate, a plurality of fins disposed on the insulator layer, wherein a first subset of the plurality of fins are comprised of a semiconductor material and wherein a second subset of the plurality of fins are comprised of a dielectric material.
In another embodiment, a semiconductor structure is provided. This structure comprises a semiconductor substrate, a plurality of fins formed on the semiconductor substrate, wherein a first subset of the plurality of fins are comprised of a semiconductor material and wherein a second subset of the plurality of fins are comprised of a dielectric material.
In another embodiment, a method for converting a subset of a plurality of semiconductor fins on a semiconductor structure into dielectric fins is provided. The method comprises masking a first subset of the plurality of fins, leaving a second subset of the plurality of fins as unmasked fins, and applying a gas cluster ion beam to the unmasked fins to convert the unmasked fins into dielectric fins.
In another embodiment, a method for converting a subset of a plurality of semiconductor fins on a semiconductor structure into dielectric fins is provided. The method comprises masking a first subset of the plurality of fins, leaving a second subset of the plurality of fins as unmasked fins, and applying ion implantation to the unmasked fins to convert the unmasked fins into dielectric fins.
The structure, operation, and advantages of the present invention will become further apparent upon consideration of the following description taken in conjunction with the accompanying figures (FIGs.). The figures are intended to be illustrative, not limiting.
Certain elements in some of the figures may be omitted, or illustrated not-to-scale, for illustrative clarity. The cross-sectional views may be in the form of “slices”, or “near-sighted” cross-sectional views, omitting certain background lines which would otherwise be visible in a “true” cross-sectional view, for illustrative clarity.
Often, similar elements may be referred to by similar numbers in various figures (FIGs) of the drawing, in which case typically the last two significant digits may be the same, the most significant digit being the number of the drawing figure (FIG). Furthermore, for clarity, some reference numbers may be omitted in certain drawings.
A practical issue with finFET manufacturing is that some finFETs may comprise multiple fins that require epitaxial merging of groups of fins, while other finFETS may utilize unmerged fins. Some devices, such as SRAM, may require finFETs with both merged and unmerged fins.
In prior art processes, some fins are removed to facilitate the merged and unmerged fins. There are various problems with this approach. Removing dummy fins causes fin density variation and thus causes dummy gate polysilicon non-planarization which leads to severe challenges in a subsequent replacement metal gate process (RMG).
Furthermore, removing dummy fins increases space between unmerged fins, but due to the lateral growth and epitaxial morphology, removing a single dummy fin does not provide adequate margin to completely prevent undesired fin merging. Therefore, usually multiple dummy fins need to be removed, decreasing circuit density, which increases the size of an SRAM or other integrated circuit.
Embodiments of the present invention overcome the aforementioned shortcomings by converting semiconductor (silicon) fins into insulating dielectric fins by utilizing a gas cluster ion beam process.
Epitaxial region 718 merges fins 706A and 706B. Dielectric fin 706C serves as an isolation region which prevents epitaxial region 718 from affecting semiconductor fins 706D, 706F, 706H, and 706J, which are to the right of dielectric fin 706C. In some embodiments, fins 706A and 706B comprise an NFET transistor, and epitaxial region 718 may be in situ doped with arsenic or phosphorous.
Epitaxial region 722 is bounded by dielectric fin 706C and dielectric fin 706E. In some embodiments semiconductor fin 706D may comprise a PFET transistor, and epitaxial region 722 may be in situ doped with boron and is in direct physical contact with semiconductor fin 706D. Semiconductor fin 706D may be part of a single-fin finFET. Such finFETs have use in various applications, such as pull-up gates used in SRAM, for example. It is therefore advantageous to be able to have a single semiconductor fin (706D) disposed between two dielectric fins (706C and 706E) to support these applications.
Epitaxial region 724 is bounded by dielectric fin 706E and dielectric fin 706G. Epitaxial region 724 is in direct physical contact with semiconductor fin 706F. Semiconductor fin 706F may be part of an additional single-fin finFET. In some embodiments, semiconductor fin 706F may be part of a single-fin PFET, and epitaxial region 724 may be doped with boron, in a manner similar to epitaxial region 722.
Epitaxial region 720 merges fins 706H and 706J. Dielectric fin 706G serves as an isolation region which prevents epitaxial region 720 from affecting semiconductor fins 706A, 706B, 706D, and 706F, which are to the left of dielectric fin 706G. In some embodiments, fins 706H and 706J comprise an NFET transistor, and epitaxial region 720 may be in situ doped with arsenic or phosphorous, in a manner similar to epitaxial region 718. From this point forward, an industry-standard process flow may be used to complete the finFET.
Epitaxial region 1222 is bounded by dielectric fin 1206C and dielectric fin 1206E. In some embodiments semiconductor fin 1206D may be part of a PFET transistor, and epitaxial region 1222 may be in situ doped with boron and is in direct physical contact with semiconductor fin 1206D. Semiconductor fin 1206D may be part of a single-fin finFET. Such finFETs have use in various applications, such as pull-up gates used in SRAM, for example. It is therefore advantageous to be able to have a single semiconductor fin (1206D) disposed between two dielectric fins (1206C and 1206E) to support these applications.
Epitaxial region 1224 is bounded by dielectric fin 1206E and dielectric fin 1206G. Epitaxial region 1224 is in direct physical contact with semiconductor fin 1206F. Semiconductor fin 1206F may be part of an additional single-fin finFET. In some embodiments, semiconductor fin 1206F may be part of a single-fin PFET, and epitaxial region 1224 may be doped with boron, in a manner similar to epitaxial region 1222.
Epitaxial region 1220 merges fins 1206H and 1206J. Dielectric fin 1206G serves as an isolation region which prevents epitaxial region 1220 from affecting semiconductor fins 1206A, 1206B, 1206D, and 1206F, which are to the left of dielectric fin 1206G. In some embodiments, fins 1206H and 1206J are part of an NFET transistor, and epitaxial region 1220 may be in situ doped with arsenic or phosphorous, in a manner similar to epitaxial region 1218. From this point forward, an industry-standard process flow may be used to complete the finFET.
Embodiments of the present invention provide for finFET structures with dielectric fins and methods of fabrication. In embodiments, a gas cluster ion beam (GCIB) tool is used to apply an ion beam to exposed fins, which converts the fins from a semiconductor material such as silicon, to a dielectric such as silicon nitride or silicon oxide. Unlike some prior art techniques, where some fins are removed prior to fin merging, in embodiments of the present invention, fins are not removed. Instead, semiconductor (silicon) fins are converted to dielectric (nitride/oxide) fins where it is desirable to have isolation between groups of fins that comprise various finFET devices on an integrated circuit (IC).
Advantages of embodiments of the present invention include facilitating a single dummy dielectric fin to provide robust isolation, which increases circuit density. Increasing circuit density is important in applications such as SRAM, and thus, embodiments of the present invention are well-suited to use in SRAM devices.
Another advantage of embodiments of the present invention is that, by leaving the dielectric fins in place, rather than removing the fins, the topography of the various layers that get deposited over the fins during completion of the fabrication process is more uniform. The more uniform topography reduces complications in downstream processing steps and thus may serve to improve product yield.
Although the invention has been shown and described with respect to a certain preferred embodiment or embodiments, certain equivalent alterations and modifications will occur to others skilled in the art upon the reading and understanding of this specification and the annexed drawings. In particular regard to the various functions performed by the above described components (assemblies, devices, circuits, etc.) the terms (including a reference to a “means”) used to describe such components are intended to correspond, unless otherwise indicated, to any component which performs the specified function of the described component (i.e., that is functionally equivalent), even though not structurally equivalent to the disclosed structure which performs the function in the herein illustrated exemplary embodiments of the invention. In addition, while a particular feature of the invention may have been disclosed with respect to only one of several embodiments, such feature may be combined with one or more features of the other embodiments as may be desired and advantageous for any given or particular application.
This application is a division of commonly-owned, copending U.S. patent application Ser. No. 13/684,842 entitled DUMMY FIN FORMATION BY GAS CLUSTER ION BEAM and filed on Nov. 26, 2012.
Number | Name | Date | Kind |
---|---|---|---|
5130268 | Liou | Jul 1992 | A |
5907780 | Gilmer | May 1999 | A |
6124620 | Gardner | Sep 2000 | A |
7947582 | Hautala | May 2011 | B2 |
7968422 | Hautala | Jun 2011 | B2 |
8048788 | Hautala et al. | Nov 2011 | B2 |
8207032 | Fischer et al. | Jun 2012 | B2 |
8227875 | Hu et al. | Jul 2012 | B2 |
8603881 | Alptekin | Dec 2013 | B1 |
8609480 | Xie | Dec 2013 | B2 |
8679914 | Quick | Mar 2014 | B2 |
8728908 | Xie | May 2014 | B2 |
20070287256 | Chang et al. | Dec 2007 | A1 |
20080128797 | Dyer | Jun 2008 | A1 |
20080203447 | Arnold et al. | Aug 2008 | A1 |
20080230852 | Yu | Sep 2008 | A1 |
20090124069 | Clark, Jr. | May 2009 | A1 |
20100155776 | Lee | Jun 2010 | A1 |
20100264468 | Xu | Oct 2010 | A1 |
20110031552 | Iwamatsu et al. | Feb 2011 | A1 |
20110049629 | Ishikawa | Mar 2011 | A1 |
20110084216 | Hautala | Apr 2011 | A1 |
20120052640 | Fischer et al. | Mar 2012 | A1 |
20130273737 | Alptekin | Oct 2013 | A1 |
Entry |
---|
M. Kitazawa et al.; Sub-30-nm PMOSFET Using Gas Cluster Ion Beam Boron Doping for 45-nm Node CMOS and Beyond; 7th International Workshop on Junction Technology, IEEE; 2007; pp. 61-62. |
Number | Date | Country | |
---|---|---|---|
20150064874 A1 | Mar 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13684842 | Nov 2012 | US |
Child | 14528830 | US |