Claims
- 1. An electrically programmable memory element, comprising:a substrate; a first dielectric layer formed over said substrate; a first conductive layer formed over said first dielectric layer and in electrical communication with said substrate; a second dielectric layer formed over said first conductive layer, said second dielectric layer having an opening therethrough; a spacer disposed about a peripheral portion of said opening to form a pore, said pore overlying said first dielectric layer; a programmable resistance material disposed within said pore and in electrical communication with said first conductive layer; and a second conductive layer in electrical communication with said programmable resistance material.
- 2. The memory element of claim 1, wherein said spacer is formed by the method comprising the steps of:forming a third dielectric layer over a peripheral portion of said opening; and removing a portion of said third dielectric layer.
- 3. The memory element of claim 1, further comprising:a third conductive layer electrically coupled between said first conductive layer and said substrate, wherein substantially all electrical communication between said substrate and said first conductive layer is through an edge portion of said third conductive layer.
- 4. The memory element of claim 3, wherein said third conductive layer comprises a sidewall layer.
- 5. The memory element of claim 3, wherein said third conductive layer is a conductive sidewall spacer or a conductive sidewall liner.
- 6. The memory element of claim 1, wherein said programmable resistance material comprises a phase change material.
- 7. The memory element of claim 1, wherein said programmable resistance material comprises a chalcogen element.
- 8. An electrically operated memory element comprising:a substrate; a first dielectric layer formed ever said substrate, said first dielectric layer having an opening therethrough; a first conductive layer lining the sidewall surface of the opening of said first dielectric layer, said first conductive layer in electrical communication with said substrate; a second dielectric layer formed over said first conductive layer within said opening; a second conductive layer formed over a top surface of said first conductive layer and a top surface of said second dielectric layer; a third dielectric layer formed over said second conductive layer, said third dielectric layer having a pore therethrough, said pore overlying said second dielectric layer; and a programmable resistance material disposed in said pore and in electrical communication with said second conductive layer.
- 9. The memory element of claim 8, wherein the resistivity of said second conductive layer is greater than the resistivity of said first conductive layer.
- 10. The memory element of claim 8, wherein said first conductive layer is formed over a portion of the bottom surface of said opening in said first dielectric layer, said portion being less than the entire bottom surface of said opening.
- 11. The memory element of claim 8, wherein said first conductive layer is cup-shaped.
- 12. The memory element of claim 8, wherein said programmable resistance material is a phase-change material.
RELATED APPLICATION INFORMATION
This application is a continuation-in-part of U.S. patent application Ser. No. 09/276,273 filed on Mar. 25, 1999.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5814527 |
Wolstenholme et al. |
Sep 1998 |
A |
5933365 |
Klersy et al. |
Aug 1999 |
A |
5952671 |
Reinberg et al. |
Sep 1999 |
A |
5998244 |
Wolstenholme et al. |
Dec 1999 |
A |
6064084 |
Tanahashi |
May 2000 |
A |
6242781 |
Batra et al. |
Jun 2001 |
B1 |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/276273 |
Mar 1999 |
US |
Child |
09/921038 |
|
US |