This application claims the benefit of Korean Patent Application No. 10-2009-0124029, filed with the Korean Intellectual Property Office on Dec. 14, 2009, the disclosure of which is incorporated herein by reference in its entirety.
1. Technical Field
The present invention is related to an electronic component embedded printed circuit board and a method of manufacturing the electronic component embedded printed circuit board.
2. Description of the Related Art
With the widespread popularity of mobile terminals and laptop computers, electronic devices that require high-speed operation are becoming increasingly popular, and thus there is a growing demand for printed circuit boards capable of high-speed operation. For such high-speed operation, the wiring patterns and electronic components formed on a printed circuit board need to be highly densified.
Such high-density is achieved by a build-up method, and circuits are minutely formed by way of, for example, the SAP (Semi-Additive Process) and MSAP (Modified Semi-Additive Process). Meanwhile, embedded printed circuit boards that allow components, for example, resistors, capacitors and ICs, to be embedded in the printed circuit board have been developed.
For such advantages as reduction in the size of the board, added area for surface mounting, sufficient area of interconnection surface and decrease of impedance, there has been continuous demand for research and development in the embedded printed circuit boards.
The present invention provides an electronic component embedded printed circuit board and a method of manufacture the same that can simplify the manufacturing process and improve the yield.
An aspect of the present invention provides an electronic component embedded printed circuit board. The electronic component embedded printed circuit board in accordance with an embodiment of the present invention can include a dielectric core substrate, which has a cavity formed therein, an electronic component, which is housed in the cavity and has an electrode formed on one surface thereof, an insulation layer, which is formed on both surface of the dielectric core substrate, a via, which is formed in the insulation layer such that the via is electrically connected to the electrode, and a first circuit pattern, which is formed on the insulation layer such that the first circuit pattern is electrically connected to the via.
An aligning hole can be formed in the dielectric core substrate to align a position of the electronic component, and the cavity can be formed at predetermined regular intervals from a position of the aligning hole.
The electronic component embedded printed circuit board can further include a build-up layer, which is formed on the insulation layer, and a second circuit pattern, which is formed on the build-up layer in such a way that the second circuit pattern is electrically connected to the first circuit pattern.
The cavity and the electronic component can be provided as a plurality of cavities and a plurality of electronic components, and the plurality of electronic components can be housed in the plurality of cavities in such a way that the electrodes of some of the plurality of electronic components and the electrodes of the remaining electronic components are in opposite directions.
A thickness of the dielectric core substrate can be same as a thickness of the electronic component comprising the electrodes.
Another aspect of the present invention provides a method of manufacturing an electronic component embedded printed circuit board. The method in accordance with an embodiment of the present invention can include forming a cavity in a dielectric core substrate, housing an electronic component in the cavity, in which the electronic component has an electrode formed on one surface thereof, forming an insulation layer on both surfaces of the dielectric core substrate, respectively, forming a via in the insulation layer, in which the via is electrically connected to the electrode, and forming a first circuit pattern on the insulation layer, in which the first circuit pattern is electrically connected to the via.
The method can further include, before the forming of the cavity, forming an aligning hole in the dielectric core substrate, in which the aligning hole aligns a position of the electronic component. Here, the cavity can be formed at predetermined regular intervals from a position of the aligning hole.
The method can further include, after the forming of the first circuit pattern, forming a build-up layer on the insulation layer and forming a second circuit pattern on the build-up layer, in which the second circuit pattern is electrically connected to the first circuit pattern.
The cavity and the electronic component can be provided as a plurality of cavities and a plurality of electronic components, and the plurality of electronic components can be housed in the plurality of cavities in such a way that the electrodes of some of the plurality of electronic components and the electrodes of the remaining electronic components are in opposite directions.
A thickness of the dielectric core substrate can be same as a thickness of the electronic component comprising the electrodes.
The method can further include, between the forming of the cavity and the housing of the electronic component, laminating a supporting tape on one surface of the dielectric core substrate so as to cover the cavity. Here, the housing of the electronic component can be performed by stacking the electronic component on the supporting tape.
Additional aspects and advantages of the present invention will be set forth in part in the description which follows, and in part will be obvious from the description, or may be learned by practice of the invention.
An electronic component embedded printed circuit board and a method of manufacturing the same according to a certain embodiment of the present invention will be described below in more detail with reference to the accompanying drawings. Those components that are the same or are in correspondence are rendered the same reference numeral regardless of the figure number, and redundant descriptions are omitted.
As illustrated in
In this embodiment, since the dielectric core substrate 110 on which no copper layer is formed is used as a core layer, the wiring pattern layer that is unnecessarily thick as a result of using the conventional core layer stacked with a copper layer can be omitted. Accordingly, the manufacturing process can be simplified, and the yield can be improved.
Below, each component of the present embodiment will be described in more detail by referring to
The dielectric core substrate 110 is the core of the electronic component embedded printed circuit board 100, and an unclad substrate, which has no copper layer formed on the surface, can be used as the dielectric core substrate 110, unlike the conventional core substrate. Specifically, as illustrated in
By using the dielectric core substrate 110 having no copper layer formed on the surface, the unnecessary wiring pattern layer can be omitted, and thus the electronic component embedded printed circuit board 100 can become thinner. Also, since the manufacturing process becomes simpler, the manufacturing cost and time can be saved.
As illustrated in
In this case, after the aligning hole 114 is first formed in the dielectric core substrate 110, the cavity 112 is formed at predetermined regular intervals from the aligning hole 114, as illustrated in
By setting the position of the cavity 112 with respect to the position of the aligning hole 114, the position of the cavity 112 can be precisely adjusted. Accordingly, the location accuracy of the electronic component 120 to be housed in the cavity 112 can be also improved.
As illustrated in
Then, as illustrated in
Specifically, as illustrated in
In this case, as illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
Below, an embodiment of a method of manufacturing an electronic component embedded printed circuit board 200 in accordance with another aspect of the present invention will be described by referring to
In this embodiment, as illustrated in
In this embodiment, since the dielectric core substrate 210 on which no copper layer is formed is used as a core layer, the wiring pattern layer that is unnecessarily thick as a result of using the conventional core layer stacked with a copper layer can be omitted. Accordingly, the manufacturing process can be simplified, and the yield can be improved.
Below, each respective process of the present embodiment will be described in more detail by referring to
First, the aligning hole 214, which is for aligning the position of the electronic component 220, is formed in the dielectric core substrate 210 (S110), as illustrated in
First, the aligning hole 214 is formed in the dielectric core substrate 210. The aligning hole 214 can be pre-formed in the dielectric core substrate 210 in order to align the positions of the cavity 212 and the electronic component 220. Here, as illustrated in
Then, the cavity 212 is formed at predetermined regular intervals from the position of the aligning hole 214, and the cavity 212 can be provide as a plurality of cavities 212 in accordance with the number of the electronic component 220 to be embedded.
By setting the position of the cavity 212 with respect to the position of the aligning hole 214, the position of the cavity 212 can be precisely adjusted. Accordingly, the location accuracy of the electronic component 220 to be housed in the cavity 212 can be also improved.
Next, as illustrated in
Next, as illustrated in
In this case, the electronic component 220 can be provided as a plurality of electronic components 220 in accordance with the number of the cavities 212. The plurality of electronic components 220 can be housed in the plurality of cavities 212 in such a way that the electrodes 222 of some of the plurality of electronic components 220 and the electrodes 222 of the remaining electronic components 220 can be in opposite directions.
Like the previously described embodiment of the present invention, the thickness t1 (shown in
Next, as illustrated in
First, the insulation layer 230 is formed on an upper surface of the dielectric core substrate 210, on which the supporting tape 280 is not stacked, by using, for example, a vacuum press. In this case, as illustrated in
Then, the supporting tape 280 is removed, as illustrated in
Meanwhile, as illustrated in
Next, as illustrated in
Next, as illustrated in
Although the present embodiment presents that the insulation layer 230 having the copper film 250′ formed thereon is stacked on the dielectric core substrate 210 and then the first circuit pattern 250 is formed by removing some portions of the copper film 250′, it shall be apparent that the case of not having the copper film 250′ stacked on the insulation layer 230 is also included in the scope of the claims of the present invention. In this case, the via 240 and the first circuit pattern 250 can be formed by using, for example, a semi-additive process. The semi-additive process is well known to those of ordinary skill in the art, and thus detailed description will be omitted.
Next, as illustrated in
Then, the second circuit pattern 270 and a via for electrical connection between the first circuit pattern 250 and the second circuit pattern 270 can be formed on the build-up layer 260 by known methods such as tenting, semi-additive process or modified semi-additive process.
While the spirit of the present invention has been described in detail with reference to particular embodiments, the embodiments are for illustrative purposes only and shall not limit the present invention. It is to be appreciated that those skilled in the art can change or modify the embodiment without departing from the scope and spirit of the present invention.
As such, many embodiments other than that set forth above can be found in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2009-0124029 | Dec 2009 | KR | national |