Claims
- 1. The method of providing bump contacts for a flip chip integrated circuit having contact pads on a surface,comprising the steps of: forming, in an approximately flat, chemical etchant responsive, transparent, glass carrier member, a distribution of contact volume quantities of solder in cavities each exposed at a surface of said carrier, said distribution corresponding to a distribution of said contact pads on said integrated circuit, said forming step of said distribution being achieved by the steps of, providing a hole in a glass etchant resistant coating on said glass carrier member at the location of each member of said distribution, etching through said hole a hemispherical cavity that undercuts said coating around said hole, aligning said distribution of pads with said distribution of exposed contact volume quantities by optically centering said pads over said contact volumes as viewed employing said carrier transparency, and, applying a heat cycle sufficient to fuse said distributions of pads and contact volume quantities.
- 2. The method of claim 1 wherein said glass of said carrier member is of the borosilicate type.
- 3. The method of claim 1, in the providing of the hole in said glass etchant resistant coating on said glass carrier member,the additional steps comprising: applying an adhesion metallization layer on said surface of said carrier, applying a metal etch resistant layer over said adhesion layer, and, applying a patterned photoresist layer over said etch resistant layer, said patterning exposing an area for etching, corresponding to said distribution of pads.
- 4. The method of claim 3 wherein: said adhesion metallization layer is sputtered chromium.
- 5. The method of claim 4 wherein: said adhesion metallization layer is sputtered chromium, and, said metal etch resistant layer is copper.
- 6. The method of claim 4 wherein:said adhesion metallization layer is sputtered chromium, said metal etch resistant layer is copper, and, said adhesion metallization layer and said metal etch resistant layer are applied under conditions for neutralization of stress.
- 7. The method of claim 6 wherein said neutralization of stress is achieved through preheating said carrier member.
- 8. The method of claim 7 including the step of etching a hole through patterned openings down to and exposing said carrier using copper and chromium layer etches.
- 9. The method of claim 8 including the additional step of the removal of said photoresist layer exposing said copper layer.
- 10. The method of claim 9 including the strengthening and pinhole sealing step of applying a chemical etch resistant coating over said copper layer.
- 11. The method of claim 10 wherein said chemical etch resistant coating is three micrometers of a metal taken from the group of gold and copper.
- 12. The method of claim 11 including etching said carrier through said hole with a
Parent Case Info
This application is a divisional of 09/019,396 filed Feb. 5, 1998, now U.S. Pat. No. 6,105,852.
US Referenced Citations (28)
Non-Patent Literature Citations (2)
Entry |
Herdzik et al. “Tinning Preplated Sites on a Substrate” IBM Technical Disclosure Bullletin, vol. 19, No. 8 Jan. 1977 p. 3049-3050. |
“Brazing and Soldering Alloys”, Brochure, Semi-Alloys Inc. MacQues-Ten Parkway, Mount Vernon, N.Y. 5 pages (no date available). |