Claims
- 1. A method of fabricating a gallium nitride semiconductor layer comprising the steps of:
forming a plurality of weak posts on a substrate, the weak posts defining a plurality of sidewalls, the weak posts being configured to crack due to a thermal expansion coefficient mismatch between the substrate and a later formed gallium nitride semiconductor layer on the weak posts; growing a gallium nitride layer from the sidewalls of the weak posts at elevated temperature, until the gallium nitride layer coalesces to produce a gallium nitride semiconductor layer; and cracking at least some of the weak posts due to the thermal expansion coefficient mismatch between the substrate and the gallium nitride semiconductor layer upon reducing the elevated temperature, to thereby relieve stress in the gallium nitride semiconductor layer.
- 2. A method according to claim 1:wherein the growing step comprises the step of pendeoepitaxially growing, at elevated temperature, a gallium nitride layer from the sidewalls of the weak posts, that is cantilevered from the substrate, until the cantilevered gallium nitride layer coalesces to produce a gallium nitride semiconductor layer; and wherein the cracking step comprises the step of cracking at least some of the weak posts between the substrate and the cantilevered gallium nitride layer due to the thermal expansion coefficient mismatch between the substrate and the gallium nitride semiconductor layer upon reducing the elevated temperature, to thereby relieve stress in the gallium nitride semiconductor layer.
- 3. A method according to claim 1 wherein the forming step comprises the step of forming an array of posts in spaced apart staggered relation on the substrate.
- 4. A method according to claim 1 wherein the forming step comprises the step of forming a plurality of posts having a height-to-width ratio in excess of 0.5 on the substrate.
- 5. A method according to claim 1 wherein the forming step comprises the step of forming a post weakening region in the posts, adjacent the substrate.
- 6. A method according to claim 5 wherein the step of forming a post weakening region comprises the steps of:
forming a buried region in the substrate; and selectively etching the substrate to define the plurality of weak posts including the post weakening regions that comprise the buried region, adjacent the substrate.
- 7. A method according to claim 6 wherein the step of forming a buried region comprises the step of implanting ions beneath the substrate surface.
- 8. A method according to claim 6 wherein the ions are hydrogen ions.
- 9. A method according to claim 1 wherein the step of cracking comprises the step of shearing at least some of the weak posts due to the thermal expansion coefficient mismatch between the substrate and the gallium nitride semiconductor layer upon reducing the elevated temperature, to thereby relieve stress in the gallium nitride semiconductor layer.
- 10. A method according to claim 1 wherein the step of cracking comprises the step of cracking all of the weak posts due to the thermal expansion coefficient mismatch between the substrate and the gallium nitride semiconductor layer upon reducing the elevated temperature, to thereby separate the gallium nitride semiconductor layer from the substrate and produce a freestanding gallium nitride semiconductor layer.
- 11. A method according to claim 1 wherein the cracking step is followed by the step of separating the gallium nitride semiconductor layer from the substrate at the weakened posts to produce a freestanding gallium nitride semiconductor layer.
- 12. A method according to claim 11 wherein the separating step is followed by the step of epitaxially growing a gallium nitride layer on the freestanding gallium nitride semiconductor layer.
- 13. A method according to claim 1 wherein the following step is performed between the steps of growing and cracking:
epitaxially growing a gallium nitride layer on the gallium nitride semiconductor layer.
- 14. A method of fabricating a gallium nitride semiconductor layer comprising the steps of:
forming an array of posts on a substrate in spaced apart staggered relation to define a plurality of sidewalls; growing a gallium nitride layer from the sidewalls of the spaced apart staggered posts at elevated temperature, until the gallium nitride layer coalesces to produce a gallium nitride semiconductor layer; and reducing the elevated temperature.
- 15. A method according to claim 14 wherein the growing step comprises the step of pendeoepitaxially growing, at elevated temperature, a gallium nitride layer from the sidewalls of the spaced apart staggered posts, that is cantilevered from the substrate, until the cantilevered gallium nitride layer coalesces to produce a gallium nitride semiconductor layer.
- 16. A method according to claim 14 wherein the forming step comprises the step of forming a plurality of spaced apart staggered posts having a height-to-width ratio in excess of 0.5 on the substrate.
- 17. A method according to claim 14 wherein the forming step comprises the step of forming a post weakening region in the spaced apart staggered posts, adjacent the substrate.
- 18. A method according to claim 16 wherein the forming step comprises the step of forming a post weakening region in the spaced apart staggered posts, adjacent the substrate.
- 19. A method according to claim 14 wherein the reducing step is followed by the step of separating the gallium nitride semiconductor layer from the substrate at the posts to produce a freestanding gallium nitride semiconductor layer.
- 20. A method according to claim 19 wherein the separating step is followed by the step of epitaxially growing a gallium nitride layer on the freestanding gallium nitride semiconductor layer.
- 21. A method according to claim 15 wherein the following step is performed between the steps of growing and reducing:
epitaxially growing a gallium nitride layer on the gallium nitride semiconductor layer.
- 22. A method of fabricating a gallium nitride semiconductor layer comprising the steps of:
forming a plurality of posts having a height-to-width ratio in excess of 0.5 on a substrate to define a plurality of sidewalls; growing a gallium nitride layer from the sidewalls of the posts having a height-to-width ratio in excess of 0.5 at elevated temperature, until the gallium nitride layer coalesces to produce a gallium nitride semiconductor layer; and reducing the elevated temperature.
- 23. A method according to claim 22 wherein the growing step comprises the step of pendeoepitaxially growing, at elevated temperature, a gallium nitride layer from the sidewalls of the posts having a height-to-width ratio in excess of 0.5, that is cantilevered from the substrate, until the cantilevered gallium nitride layer coalesces to produce a gallium nitride semiconductor layer.
- 24. A method according to claim 22 wherein the forming step comprises the step of forming a post weakening region in the posts having a height-to-width ratio in excess of 0.5, adjacent the substrate.
- 25. A method according to claim 22 wherein the reducing step is followed by the step of separating the gallium nitride semiconductor layer from the substrate at the posts to produce a freestanding gallium nitride semiconductor layer.
- 26. A method according to claim 25 wherein the separating step is followed by the step of epitaxially growing a gallium nitride layer on the freestanding gallium nitride semiconductor layer.
- 27. A method according to claim 22 wherein the following step is performed between the steps of growing and reducing:
epitaxially growing a gallium nitride layer on the gallium nitride semiconductor layer.
- 28. A method of fabricating a gallium nitride semiconductor layer comprising the steps of:
forming a plurality of posts on a substrate, the posts defining a plurality of sidewalls, the posts including therein a post weakening region adjacent the substrate; growing a gallium nitride layer from the sidewalls of the weak posts at elevated temperature, until the gallium nitride layer coalesces to produce a gallium nitride semiconductor layer; and reducing the elevated temperature.
- 29. A method according to claim 28 wherein the growing step comprises the step of pendeoepitaxially growing, at elevated temperature, a gallium nitride layer from the sidewalls posts including therein a post weakening region adjacent the substrate, that is cantilevered from the substrate, until the cantilevered gallium nitride layer coalesces to produce a gallium nitride semiconductor layer.
- 30. A method according to claim 28 wherein the forming step comprises the step of forming a plurality posts including therein a post weakening region adjacent the substrate and having a height-to-width ratio in excess of 0.5.
- 31. A method according to claim 28 wherein the step of forming comprises the steps of:
forming a buried region in the substrate; and selectively etching the substrate to define the plurality of weak posts including the post weakening regions adjacent the substrate.
- 32. A method according to claim 31 wherein the step of forming a buried region comprises the step of implanting ions beneath the substrate surface.
- 33. A method according to claim 32 wherein the ions are hydrogen ions.
- 34. A method according to claim 28 wherein the reducing step is followed by the step of separating the gallium nitride semiconductor layer from the substrate at the post weakening regions to produce a freestanding gallium nitride semiconductor layer.
- 35. A method according to claim 34 wherein the separating step is followed by the step of epitaxially growing a gallium nitride layer on the freestanding gallium nitride semiconductor layer.
- 36. A method according to claim 28 wherein the following step is performed between the steps of growing and reducing:
epitaxially growing a gallium nitride layer on the gallium nitride semiconductor layer.
- 37. A gallium nitride semiconductor structure comprising:
a substrate; a plurality of posts on the substrate that include a plurality of sidewalls; and a gallium nitride layer extending between the sidewalls of adjacent posts; wherein at least one of the posts is cracked between the substrate and the gallium nitride layer.
- 38. A structure according to claim 37 wherein the gallium nitride semiconductor layer extends between the sidewalls of adjacent posts and is spaced apart from the substrate.
- 39. A structure according to claim 37 wherein the plurality of posts comprise an array of posts in spaced apart staggered relation on the substrate.
- 40. A structure according to claim 37 wherein the plurality of posts have a height-to-width ratio in excess of 0.5.
- 41. A structure according to claim 37 wherein the plurality of posts are less than one half micron wide.
- 42. A structure according to claim 37 wherein the posts include a post weakening region therein, adjacent the substrate.
- 43. A structure according to claim 42 wherein the post weakening region contains bubbles therein.
- 44. A structure according to claim 43 wherein the bubbles are hydrogen bubbles.
- 45. A structure according to claim 37 wherein at least some of the posts are cracked and sheared between the substrate and the gallium nitride layer.
- 46. A structure according to claim 39 wherein the plurality of posts have a height-to-width ratio in excess of 0.5
- 47. A structure according to claim 39 wherein the plurality of posts are less than one half micron wide.
- 48. A structure according to claim 39 wherein the posts include a post weakening region therein, adjacent the substrate.
- 49. A structure according to claim 40 wherein the plurality of posts are less than one half micron wide.
- 50. A structure according to claim 40 wherein the posts include a post weakening region therein, adjacent the substrate.
- 51. A structure according to claim 41 wherein the posts include a post weakening region therein, adjacent the substrate.
- 52. A structure according to claim 37 wherein the posts include tips on the ends thereof.
- 53. A structure according to claim 37 further comprising an epitaxial gallium nitride layer on the gallium nitride semiconductor layer.
- 54. A semiconductor structure comprising:
a freestanding monocrystalline gallium nitride substrate having first and second opposing faces each having an area of greater than 0.25 cm2, the freestanding monocrystalline gallium nitride substrate having a defect density of less than 105 cm−2.
- 55. A structure according to claim 54 further comprising at least one post extending from one of the faces.
- 56. A structure according to claim 55 wherein the at least one post includes a jagged end.
- 57. A structure according to claim 55 wherein the at least one post comprises an array of spaced apart staggered posts.
- 58. A structure according to claim 55 wherein the at least one post includes bubbles therein.
- 59. A structure according to claim 55 wherein the at least one post is less than one half micron wide.
- 60. A structure according to claim 54 further comprising an epitaxial gallium nitride layer on one of the first and second opposing faces of the freestanding gallium nitride layer.
- 61. A structure according to claim 57 wherein the at least one post includes a jagged end.
- 62. A structure according to claim 57 wherein the at least one post includes bubbles therein.
- 63. A structure according to claim 57 wherein the at least one post is less than one half micron wide.
- 64. A structure according to claim 58 wherein the at least one post includes a jagged end.
- 65. A structure according to claim 58 wherein the at least one post is less than one half micron wide.
- 66. A structure according to claim 54 wherein the posts include tips on the ends thereof.
FEDERALLY SPONSORED RESEARCH
[0001] This invention was made with Government support under Office of Naval Research Contract Nos. N00014-96-1-0765, N00014-98-1-0384, and N00014-98-10654. The Government may have certain rights to this invention.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09468995 |
Dec 1999 |
US |
Child |
10115706 |
Apr 2002 |
US |