Claims
- 1. A process for producing a semiconductor substrate comprising the steps of:
- heating a semiconductor substrate material with a first resistivity at a temperature not less than 1100.degree. C. in order to change a major surface of said substrate material into a high resistivity semiconductor layer with a second resistivity higher than said first resistivity, said high resistivity semiconductor layer having resistivity more than 1 ohm cm at a depth of 1.5 um from said major surface of said substrate material,
- implanting electrically inert impurities into said major surface of said substrate material to produce defect centers in said high resistivity semiconductor layer.
- heating said substrate material at a temperature ranging from 600.degree. to 900.degree. C. to generate micro defects in both of said substrate material and said high resistivity semiconductor layer, and
- providing a single crystal semiconductor layer with a third resistivity between said first and second resistivity on said major surface of said substrate material, said third resistivity being larger than said first resistivity.
- 2. A process for producing a semiconductor substrate according to claim 1 wherein said substrate material contains a dopant element in an amount of not lower than 1.times.10.sup.16 /cm.sup.3 and said single crystal semiconductor layer contains a dopant element in an amount of not higher than 5.times.10.sup.15 /cm.sup.3.
- 3. A process for producing the semiconductor substrate according to claim 1 wherein said impurities implanted into said major surface are at least one member selected from the group consisting of carbon (C), nitrogen (N), oxygen (O), silicon (Si), germanium (Ge), tin (Sn), argon (Ar), xenon (Xe), krypton (Kr) and neon (Ne).
Priority Claims (1)
Number |
Date |
Country |
Kind |
58-138857 |
Jul 1983 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 630,689, filed July 13, 1984 now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0158431 |
Dec 1981 |
JPX |
0177530 |
Nov 1982 |
JPX |
0201032 |
Dec 1982 |
JPX |
0102528 |
Jun 1983 |
JPX |
0025230 |
Feb 1984 |
JPX |
0084432 |
May 1984 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Craven et al., "Internal Gettering of Silicon" Solid State Technology, Jul. 1981, pp. 55-61. |
Hu, "Precipitation of Oxygen in Silicon: Some Phenomena and a Nucleation Model," J. Appl. Phys., vol. 52, No. 6, Jun. 1981, pp. 3974-3984. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
630689 |
Jul 1984 |
|