Claims
- 1. A processing method for a semiconductor workpiece having at least one transistor gate structure having a film of silicon nitride used as at least one of a sidewall spacer and having a capping layer for a field-effect transistor gate located on a portion thereof, comprising:
providing a silicon nitride film deposited as a final layer over at least a portion of said semiconductor workpiece; and annealing said semiconductor workpiece in a forming gas at a pressure greater than an ambient pressure.
- 2. The method in claim 1, wherein said step of annealing said semiconductor workpiece comprises annealing said semiconductor workpiece in a forming gas at a pressure greater than one atmosphere.
- 3. The method in claim 2, wherein said step of annealing said semiconductor workpiece comprises annealing said semiconductor workpiece in a forming gas at a pressure substantially ranging from about 10 to about 25 atmospheres.
- 4. A processing method for an integrated circuit having at least one transistor gate structure having a film of silicon nitride used as at least one of a sidewall spacer and a capping layer for a field-effect transistor gate, comprising:
providing a capping layer for a field-effect transistor gate and having a silicon nitride film deposited as a final layer over at least a portion of said integrated circuit; placing said integrated circuit in a chamber containing hydrogen; and generating a first pressure inside said chamber, wherein said first pressure is greater than a second pressure outside of said chamber.
- 5. The method of claim 4, wherein said step of generating a first pressure comprises generating a first pressure greater than a general atmospheric pressure.
- 6. A process treatment method for a semiconductor wafer comprising:
performing a first anneal in a first reducing atmosphere at room pressure for a first length of time at a first temperature on a semiconductor wafer; providing said semiconductor wafer having at least one transistor gate structure having a film of silicon nitride used as at least one of a sidewall spacer and a capping layer for a field-effect transistor gate thereon and having a silicon nitride film deposited as a final layer over at least a portion of said semiconductor wafer; and exposing said semiconductor wafer to a second anneal in a second reducing atmosphere at a second pressure that is greater than said room pressure.
- 7. The method in claim 6, further comprising a step of foregoing said first anneal.
- 8. The method in claim 7, wherein said step of exposing said semiconductor wafer to a second anneal comprises exposing said semiconductor wafer to said second anneal in a second reducing atmosphere that is similar in composition to said first reducing atmosphere.
- 9. The method in claim 8, wherein said step of exposing said semiconductor wafer to a second anneal comprises exposing said semiconductor wafer to said second anneal for a second length of time that is less than said first length of time.
- 10. The method in claim 8, wherein said step of exposing said semiconductor wafer to a second anneal comprises exposing said semiconductor wafer to said second anneal at a second temperature that is less than said first temperature.
- 11. A process treatment method for a semiconductor wafer comprising:
providing a semiconductor wafer having at least one transistor gate structure having a film of silicon nitride used as at least one of a sidewall spacer and a capping layer for a field-effect transistor gate thereon and having a silicon nitride film deposited as a final layer over at least a portion of said semiconductor wafer; performing a first anneal in a first reducing atmosphere at room pressure for a first length of time at a first temperature on said semiconductor wafer; and exposing said semiconductor wafer to a second anneal in a second reducing atmosphere at a second pressure that is greater than said room pressure.
- 12. The method in claim 11, further comprising a step of foregoing said first anneal.
- 13. The method in claim 12, wherein said step of exposing said semiconductor wafer to a second anneal comprises exposing said semiconductor wafer to said second anneal in a second reducing atmosphere that is similar in composition to said first reducing atmosphere.
- 14. The method in claim 13, wherein said step of exposing said semiconductor wafer to a second anneal comprises exposing said semiconductor wafer to said second anneal for a second length of time that is less than said first length of time.
- 15. The method in claim 14, wherein said step of exposing said semiconductor wafer to a second anneal comprises exposing said semiconductor wafer to said second anneal at a second temperature that is less than said first temperature.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/654,029, filed Aug. 31, 2000, pending, which is a division of application Ser. No. 09/256,634, filed Feb. 24, 1999, now U.S. Pat. No. 6,352,946, issued Mar. 5, 2002, which is a continuation of application Ser. No. 08/589,852, filed Jan. 22, 1996, now U.S. Pat. No. 5,895,274, issued Apr. 20, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09256634 |
Feb 1999 |
US |
Child |
09654029 |
Aug 2000 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09654029 |
Aug 2000 |
US |
Child |
10128757 |
Jun 2002 |
US |
Parent |
08589852 |
Jan 1996 |
US |
Child |
09256634 |
Feb 1999 |
US |