Claims
- 1. A method of manufacturing a semiconductor device having a portion thereof formed of silicon, comprising:
providing said semiconductor device having at least one transistor gate structure having a film of silicon nitride used as at least one of a sidewall spacer and a capping layer for a field-effect transistor gate located on a portion thereof and having a silicon nitride film deposited as a final layer over at least a portion of said semiconductor device; performing a process using said semiconductor device having at least one transistor gate structure having a film of silicon nitride used as at least one of a sidewall spacer and a capping layer for a field-effect transistor gate located on a portion thereof and having a silicon nitride film deposited as a final layer over at least a portion of said semiconductor device; allowing an undesirable effect relating to said silicon-containing portion of said semiconductor device having at least one transistor gate structure having a film of silicon nitride used as at least one of a sidewall spacer and a capping layer for a field-effect transistor gate located on a portion thereof and having a silicon nitride film deposited as a final layer over at least a portion of said semiconductor device to result from said process; and countering at least in part said undesirable effect with an introduction of a high-pressure hydrogen gas to said semiconductor device having at least one transistor gate structure having a film of silicon nitride used as at least one of a sidewall spacer and a capping layer for a field-effect transistor gate located on a portion thereof and having a silicon nitride film deposited as a final layer over at least a portion of said semiconductor device.
- 2. The method in claim 1, wherein:
said performing a process comprises implanting an ion into said semiconductor device; and said allowing an undesirable effect comprises allowing damage of a crystalline structure of said silicon-containing portion.
- 3. The method in claim 1, wherein said performing a process comprises performing a plasma process.
- 4. The method in claim 3, wherein:
said performing a plasma process comprises depositing silicon dioxide through plasma-enhanced chemical vapor deposition; and said allowing an undesirable effect comprises allowing said silicon dioxide to trap an electron.
- 5. The method in claim 3, wherein:
said performing a plasma process comprises plasma etching; and said allowing an undesirable effect comprises allowing a formation of a dangling bond associated with said silicon-containing portion.
- 6. The method in claim 5, wherein said plasma etching comprises plasma etching a silicon substrate.
- 7. The method in claim 5, wherein said plasma etching comprises plasma etching a polycrystalline silicon layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/652,970, filed Aug. 31, 2000, pending, which is a divisional of application Ser. No. 09/256,634, filed Feb. 24, 1999, now U.S. Pat. No. 6,352,946, issued Mar. 5, 2002, which is a continuation of application Ser. No. 08/589,852, filed Jan. 22, 1996, now U.S. Pat. No. 5,895,274, issued Apr. 20, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09256634 |
Feb 1999 |
US |
Child |
09652970 |
Aug 2000 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09652970 |
Aug 2000 |
US |
Child |
10227334 |
Aug 2002 |
US |
Parent |
08589852 |
Jan 1996 |
US |
Child |
09256634 |
Feb 1999 |
US |