Claims
- 1. An integrated circuit structure with full dielectric isolation comprising:
- a supporting member including a polycrystaline supporting substrate having at least a first planar surface and a first layer of dielectric material covering said substrate on said at least first planar surface and forming a second planar surface;
- a second layer on said second planar surface and forming a third planar surface; parallel to said second surface;
- said second layer including a plurality of monocrystalline silicon pockets isolated from each other and laterally surrounded only by regions of oxidized silicon extending from said second planar surface through said second layer to said third planar surface, said second and third surfaces being fully planar and no portion of said supporting member extends beyond a plane defined by said second planar surface, said regions of oxidized silicon being substantially coplanar with the silicon pockets at both the second and third surfaces;
- said silicon pockets including regions of one conductivity type with a relatively low conducting;
- a first one of said silicon pockets having a subcollector region of one conductivity type with a relatively high conductivity fully covering the second planar surface portion within said first pocket;
- a second one of said silicon pockets having a subcollector partially covering the second planar surface portion within said second pocket, the remaining portion of said second planar surface portion within said second pocket being covered by a residual portion of one conductivity type with a relatively low conductivity of said second layer;
- base and emitter regions of opposite and one conductivity types, respectively, formed in said first and second pockets, the base region in said second pocket being partially formed over said residual portion of said second layer.
- 2. An integrated circuit structure with full dielectric isolation comprising:
- a supporting member including a polycrystalline supporting substrate having at least a first surface and a first layer of dielectric material covering said substrate on said at least first surface and forming a second surface;
- a conductive connector embedded in said first layer, one surface of said embedded conductor being coplanar with said second surface and forming a fully planar surface therewith;
- a second layer on said fully planar surface and forming a third planar surface parallel to said fully planar surface, said second layer including a plurality of monocrystalline pockets isolated from each other and laterally surrounded only by regions of oxidized silicon extending from said second surface completely through said second layer to said third surface and respectively surrounding each pocket, said regions of oxidized silicon being substantially coplanar with the silicon pockets at both said third and fully planar surfaces;
- said silicon pockets including regions of one conductivity type with a relatively low conductivity;
- each of said silicon pockets having a subcollector of one conductivity type with a relatively high conductivity at least partially covering the said fully planar surface portion within each pocket, each of said silicon pockets further having a base region of opposite conductivity type, at least a portion of said base region being butted against said regions of oxidized silicon, each of said silicon pockets further having an emitter of one conductivity type formed within a portion of each of said base regions;
- the embedded conductor being disposed between said first and second surfaces extending under a region of oxidized silicon and forming an electrical connection between at least two of said subcollectors, such that no portion of said embedded conductor extends beyond said first and fully planar surfaces.
- 3. An integrated circuit structure as in claim 2 wherein said conductive connector comprises polycrystalline silicon.
- 4. An integrated circuit structure as in claim 2 wherein said conductive connector comprises a metal from the group consisting of platinum, molybdenum, or tungsten.
- 5. An integrated circuit structure as in claim 2 further comprising:
- a conductor extending from said conductive connector through said region of oxidized silicon.
- 6. An integrated circuit structure with full dielectric isolation comprising:
- a supporting member including a polycrystalline supporting substrate and a first layer of dielectric material on said substrate having a fully planar surface;
- a second layer on said fully planar surface and forming a third planar surface parallel to said fully planar surface, said second layer including a plurality of monocrystalline pockets isolated from each other and laterally surrounded only by regions of oxidized silicon extending from said fully planar surface completely through said second layer to said third surface and respectively surrounding each pocket, said regions of oxidized silicon being substantially coplanar with the silicon pockets at both said third and fully planar surfaces;
- said silicon pockets including regions of one conductivity type with a relatively low conductivity;
- each of said silicon pockets having a subcollector of one conductivity type with a relatively high conductivity at least partially covering the said fully planar surface portion within each pocket, each of said silicon pockets further having a base region of opposite conductivity type, at least a portion of said base region being butted against said regions of oxidized silicon, each of said silicon pockets further having an emitter region of one conductivity type formed within a portion of each of said base regions;
- a buried resistive connector embedded in said supporting member, said buried resistive connector extending through apertures in said first layer to contact at least two of said subcollector regions, no portion of said resistive connector extending through a plane defined by said fully planar surface; and
- an insulative layer disposed between said buried resistive connector and said polycrystalline supporting substrate having an aperture through which said polycrystalline substrate extends to contact said buried resistive connector.
- 7. An integrated circuit structure as in claim 6 additionally comprising:
- a metallic contact layer covering said polycrystalline supporting substrate on another surface remote from said dielectric material and in a plane parallel to said fully planar surface; and
- an electrical terminal joined to said metallic contact layer.
Parent Case Info
This is a continuation of application Ser. No. 813,050 filed July 5, 1977, now abandoned, which is a continuation of application Ser. No. 566,453, filed on Apr. 9, 1975, now abandoned, which is a division of application Ser. No. 340,150, filed on Mar. 12, 1973, now U.S. Pat. No. 3,944,447.
US Referenced Citations (10)
Non-Patent Literature Citations (3)
Entry |
Appels et al. "Local Oxidation of Silicon and its Application . . . " Philips Res. Reports vol. 25 (4/70) pp. 118-132. _ |
Kamins "A New Dielectric Isolation Technique for Bipolar Integrated Circuits . . . " Proceeding IEEE (7/72) pp. 915-916. |
Morandi "Planox Process Smooths Path to Greater MOS Density" Electronics (12/20/71) pp. 44-48. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
340150 |
Mar 1973 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
813050 |
Jul 1977 |
|
Parent |
566453 |
Apr 1975 |
|