Claims
- 1. An integrated circuit comprising:
- a substrate;
- active devices formed on the surface of said substrate;
- a bond pad formed substantially over a portion of said active devices, said bond pad having a footprint;
- a patterned metal layer having a footprint and located between said bond pad and said substrate, said metal layer being substantially over said active devices, said footprint of said bond pad substantially overlying said footprint of said patterned metal layer;
- a first dielectric layer separating said patterned metal layer from said bond pad, said patterned metal layer being electrically isolated from said active devices by a second dielectric layer; and
- electrical connections from said bond pad to said active device and from said patterned metal layer to said bond pad or said active devices.
- 2. An integrated circuit as recited in claim 1 in which said patterned metal layer is electrically connected to said bond pad.
- 3. An integrated circuit as recited in claim 2 in which said patterned metal layer is electrically connected to at least one device of said active said devices under said bond pad.
- 4. An integrated circuit as recited in claim 1 in which said integrated circuit has three metal levels.
- 5. An integrated circuit as recited in claim 1 in which said integrated circuit has at least four metal levels.
- 6. An integrated circuit comprising:
- a substrate;
- active devices formed on the surface of said substrate;
- a plurality of bond pads, at least one of said bond pads being substantially over at least one of said active devices, said bond pad having a footprint;
- a patterned metal layer having a footprint and located between each of said plurality of bond pads and said substrate, at least a porion of said metal layers being substantially over at least one of said active devices, each of said metal layers being electrically isolated from said active devices by a first dielectric material, said footprint of said bond pad substantially overlying said footprint of said patterned metal layer;
- a second dielectric material separating each of said patterned metal layer from said bond pads, each of said patterned metal layers forming a barrier between said first dielectric material and said active devices that substantially prevent current leakage between said second dielectric material and said active devices; and
- electrical connections from said bond pads to said active devices.
- 7. An integrated circuit as recited in claim 6 further comprising a metal layer between said patterned metal layer and said active devices; said metal layer being separated from said active devices and said patterned metal layer by dielectric material.
- 8. The circuit of claims 1 or 6 in which said patterned metal layer beneath said bond pad has a plurality of openings.
- 9. The circuit of claims 1 or 6 in which said patterned metal layer beneath said bond pad has a plurality of areas extending from a spine.
- 10. The circuit of claims 1 or 6 in which said patterned metal layer beneath said bond pad has two electrically connected interdigitated combs.
- 11. The circuit of claim 1 or 6 in which the said patterned metal layer beneath said bond pad is electrically connected to said bond pad by window, and in which a dielectric covers a portion of said bond pad and in which said windows are beneath said dielectric.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part of application Ser. No. 08/102,434 (S. Chittipeddi 13-8) filed Aug. 5, 1993, now abandoned.
US Referenced Citations (3)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0100100 |
Jul 1983 |
EPX |
0418777A2 |
Sep 1990 |
EPX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
102434 |
Aug 1993 |
|