Claims
- 1. A thin film hybrid substrate system containing integrated capacitors, inductors, and/or interconnects, comprising:
(a) a thin film hybrid substrate; (b) a lower electrode and interconnect layer formed on said thin film hybrid substrate, said layer further comprising a lower adhesive layer and an upper conducting layer having a sum total thickness less than or equal to 1.5 microns. (c) a dielectric layer deposited on top of the said patterned lower electrode and interconnect layer; and (d) an upper electrode layer formed on said dielectric layer.
- 2. The thin film hybrid substrate system of claim 1, wherein said lower adhesive layer is approximately 0.03 to 0.05 microns thick.
- 3. The thin film hybrid substrate system of claim 1, wherein said lower adhesive layer comprises chrome (Cr).
- 4. The thin film hybrid substrate system of claim 1, wherein said lower adhesive layer comprises titanium (Ti).
- 5. The thin film hybrid substrate system of claim 1, wherein said lower adhesive layer comprises titanium-tungsten (WTi).
- 6. The thin film hybrid substrate system of claim 1, wherein said upper conducting is approximately 0.25 microns thick.
- 7. The thin film hybrid substrate system of claim 1, wherein said upper conducting layer comprises silver (Ag).
- 8. The thin film hybrid substrate system of claim 1, wherein said upper conducting layer comprises aluminum (Al).
- 9. The thin film hybrid substrate system of claim 1, wherein said upper conducting layer comprises gold (Au).
- 10. The thin film hybrid substrate system of claim 1, wherein said upper conducting layer comprises copper (Cu).
- 11. The thin film hybrid substrate system of claim 1, wherein said lower electrode and interconnect layer further comprises silver (Ag).
- 12. The thin film hybrid substrate system of claim 1, wherein said lower electrode and interconnect layer further comprises aluminum (Al).
- 13. The thin film hybrid substrate system of claim 1, wherein said lower electrode and interconnect layer further comprises gold (Au).
- 14. The thin film hybrid substrate system of claim 1, wherein said lower electrode and interconnect layer further comprises copper (Cu).
- 15. The thin film hybrid substrate system of claim 1, wherein said lower electrode and interconnect layer is made of one or more metals selected from a group consisting of tantalum (Ta), tungsten (W), titanium (Ti), nickel (Ni), molybdenum (Mo), platinum (Pt), palladium (Pd), or chromium (Cr).
- 16. The thin film hybrid substrate system of claim 1, wherein said dielectric layer is selectively patterned.
- 17. The thin film hybrid substrate system of claim 1, wherein said dielectric layer further comprises silicon nitride (Si3N4).
- 18. The thin film hybrid substrate system of claim 1, wherein said dielectric layer further comprises silicon dioxide (SiO2).
- 19. The thin film hybrid substrate system of claim 1, wherein said dielectric layer further comprises silicon oxynitride (SiOxNx).
- 20. The thin film hybrid substrate system of claim 1, wherein said dielectric layer further comprises aluminum oxide (Al2O3).
- 21. The thin film hybrid substrate system of claim 1, wherein said dielectric layer further comprises tantalum pentoxide (Ta2O5).
- 22. The thin film hybrid substrate system of claim 1, wherein said dielectric layer further comprises a ferroelectric material.
- 23. The thin film hybrid substrate system of claim 22, wherein said ferroelectric material is BaTiO3.
- 24. The thin film hybrid substrate system of claim 22, wherein said ferroelectric material is SrTiO3.
- 25. The thin film hybrid substrate system of claim 22, wherein said ferroelectric material is PbZrO3.
- 26. The thin film hybrid substrate system of claim 22, wherein said ferroelectric material is PbTiO3.
- 27. The thin film hybrid substrate system of claim 22, wherein said ferroelectric material is LiNbO3.
- 28. The thin film hybrid substrate system of claim 22, wherein said ferroelectric material is Bi14Ti3O12.
- 29. The thin film hybrid substrate system of claim 1, wherein said dielectric layer further comprises polyimide.
- 30. The thin film hybrid substrate system of claim 1, wherein said dielectric layer further comprises benzocyclobutene.
- 31. The thin film hybrid substrate system of claim 1, wherein said substrate material is made of one or more of materials selected from a group consisting of alumina (Al2O3), beryllium oxide (BeO), fused silica (SiO2), aluminum nitride (AlN), sapphire Al2O3), ferrite, diamond, LTCC, or glass.
- 32. A thin film capacitor/inductor/interconnect method comprising:
(1) thinly metalizing a substrate with a lower electrode and interconnect layer formed on said thin film hybrid substrate, said layer further comprising a lower adhesive layer and an upper conducting layer having a sum total thickness of less than or equal to 1.5 microns; (2) applying/imaging photoresist and etching to form metal patterns on said substrate for lower capacitor electrodes and interconnect; (3) applying a thin dielectric layer to said metal patterns; (4) applying/imaging photoresist and etching to form contact holes in said dielectric layer and optionally selectively patterning said dielectric layer; (5) metalizing said substrate to make contact with said lower capacitor electrodes and interconnect; (6) applying/imaging photoresist and etching to form patterns for upper capacitor electrodes, inductors, and/or interconnect conductors; (7) optionally forming resistor elements by applying/imaging photoresist and etching a resistor layer on said substrate.
- 33. The thin film hybrid substrate method of claim 32, wherein said lower adhesive layer is approximately 0.03 to 0.05 microns thick.
- 34. The thin film hybrid substrate method of claim 32, wherein said lower adhesive layer comprises chrome (Cr).
- 35. The thin film hybrid substrate method of claim 32, wherein said lower adhesive layer comprises titanium (Ti).
- 36. The thin film hybrid substrate method of claim 32, wherein said lower adhesive layer comprises titanium-tungsten (WTi).
- 37. The thin film hybrid substrate method of claim 32, wherein said upper conducting is approximately 0.25 microns thick.
- 38. The thin film hybrid substrate method of claim 32, wherein said upper conducting layer comprises silver (Ag).
- 39. The thin film hybrid substrate method of claim 32, wherein said upper conducting layer comprises aluminum (Al).
- 40. The thin film hybrid substrate method of claim 32, wherein said upper conducting layer comprises gold (Au).
- 41. The thin film hybrid substrate method of claim 32, wherein said upper conducting layer comprises copper (Cu).
- 42. The thin film hybrid substrate method of claim 32, wherein said lower electrode and interconnect layer further comprises silver (Ag).
- 43. The thin film hybrid substrate method of claim 32, wherein said lower electrode and interconnect layer further comprises aluminum (Al).
- 44. The thin film hybrid substrate method of claim 32, wherein said lower electrode and interconnect layer further comprises gold (Au).
- 45. The thin film hybrid substrate method of claim 32, wherein said lower electrode and interconnect layer further comprises copper (Cu).
- 46. The thin film hybrid substrate method of claim 32, wherein said lower electrode and interconnect layer is made of one or more metals selected from a group consisting of tantalum (Ta), tungsten (W), titanium (Ti), nickel (Ni), molybdenum (Mo), platinum (Pt), palladium (Pd), or chromium (Cr).
- 47. The thin film hybrid substrate method of claim 32, wherein said dielectric layer is selectively patterned.
- 48. The thin film hybrid substrate method of claim 32, wherein said dielectric layer further comprises silicon nitride (Si3N4).
- 49. The thin film hybrid substrate method of claim 32, wherein said dielectric layer further comprises silicon dioxide (SiO2).
- 50. The thin film hybrid substrate method of claim 32, wherein said dielectric layer further comprises silicon oxynitride (SiOxNx).
- 51. The thin film hybrid substrate method of claim 32, wherein said dielectric layer further comprises aluminum oxide (Al2O3).
- 52. The thin film hybrid substrate method of claim 32, wherein said dielectric layer further comprises tantalum pentoxide (Ta2O5).
- 53. The thin film hybrid substrate method of claim 32, wherein said dielectric layer further comprises a ferroelectric material.
- 54. The thin film hybrid substrate method of claim 53, wherein said ferroelectric material is BaTiO3.
- 55. The thin film hybrid substrate method of claim 53, wherein said ferroelectric material is SrTiO3.
- 56. The thin film hybrid substrate method of claim 53, wherein said ferroelectric material is PbZrO3.
- 57. The thin film hybrid substrate method of claim 53, wherein said ferroelectric material is PbTiO3.
- 58. The thin film hybrid substrate method of claim 53, wherein said ferroelectric material is LiNbO3.
- 59. The thin film hybrid substrate method of claim 53, wherein said ferroelectric material is Bi14Ti3O12.
- 60. The thin film hybrid substrate method of claim 32, wherein said dielectric layer further comprises polyimide.
- 61. The thin film hybrid substrate method of claim 32, wherein said dielectric layer further comprises benzocyclobutene.
- 62. The thin film hybrid substrate method of claim 32, wherein said substrate material is made of one or more of materials selected from a group consisting of alumina (Al2O3), beryllium oxide (BeO), fused silica (SiO2), aluminum nitride (AlN), sapphire (Al2O3), ferrite, diamond, LTCC, or glass.
- 63. The capacitor/inductor/interconnect product of the thin film fabrication method comprising:
(1) thinly metalizing a substrate with a lower electrode and interconnect layer formed on said thin film hybrid substrate, said layer further comprising a lower adhesive layer and an upper conducting layer having a sum total thickness of less than or equal to 1.5 microns; (2) applying/imaging photoresist and etching to form metal patterns on said substrate for lower capacitor electrodes and interconnect; (3) applying a thin dielectric layer to said metal patterns; (4) applying/imaging photoresist and etching to form contact holes in said dielectric layer and optionally selectively patterning said dielectric layer; (5) metalizing said substrate to make contact with said lower capacitor electrodes and interconnect; (6) applying/imaging photoresist and etching to form patterns for upper capacitor electrodes, inductors, and/or interconnect conductors; (7) optionally forming resistor elements by applying/imaging photoresist and etching a resistor layer on said substrate.
- 64. The capacitor/inductor/interconnect product of claim 63, wherein said lower adhesive layer is approximately 0.03 to 0.05 microns thick.
- 65. The capacitor/inductor/interconnect product of claim 63, wherein said lower adhesive layer comprises chrome (Cr).
- 66. The capacitor/inductor/interconnect product of claim 63, wherein said lower adhesive layer comprises titanium (Ti).
- 67. The capacitor/inductor/interconnect product of claim 63, wherein said lower adhesive layer comprises titanium-tungsten (WTi).
- 68. The capacitor/inductor/interconnect product of claim 63, wherein said upper conducting is approximately 0.25 microns thick.
- 69. The capacitor/inductor/interconnect product of claim 63, wherein said upper conducting layer comprises silver (Ag).
- 70. The capacitor/inductor/interconnect product of claim 63, wherein said upper conducting layer comprises aluminum (Al).
- 71. The capacitor/inductor/interconnect product of claim 63, wherein said upper conducting layer comprises gold (Au).
- 72. The capacitor/inductor/interconnect product of claim 63, wherein said upper conducting layer comprises copper (Cu).
- 73. The capacitor/inductor/interconnect product of claim 63, wherein said lower electrode and interconnect layer further comprises silver (Ag).
- 74. The capacitor/inductor/interconnect product of claim 63, wherein said lower electrode and interconnect layer further comprises aluminum (Al).
- 75. The capacitor/inductor/interconnect product of claim 63, wherein said lower electrode and interconnect layer further comprises gold (Au).
- 76. The capacitor/inductor/interconnect product of claim 63, wherein said lower electrode and interconnect layer further comprises copper (Cu).
- 77. The capacitor/inductor/interconnect product of claim 63, wherein said lower electrode and interconnect layer is made of one or more metals selected from a group consisting of tantalum (Ta), tungsten (W), titanium (Ti), nickel (Ni), molybdenum (Mo), platinum (Pt), palladium (Pd), or chromium (Cr).
- 78. The capacitor/inductor/interconnect product of claim 63, wherein said dielectric layer is selectively patterned.
- 79. The capacitor/inductor/interconnect product of claim 63, wherein said dielectric layer further comprises silicon nitride (Si3N4).
- 80. The capacitor/inductor/interconnect product of claim 63, wherein said dielectric layer further comprises silicon dioxide (SiO2).
- 81. The capacitor/inductor/interconnect product of claim 63, wherein said dielectric layer further comprises silicon oxynitride (SiOxNx).
- 82. The capacitor/inductor/interconnect product of claim 63, wherein said dielectric layer further comprises aluminum oxide (Al2O3).
- 83. The capacitor/inductor/interconnect product of claim 63, wherein said dielectric layer further comprises tantalum pentoxide (Ta2O5).
- 84. The capacitor/inductor/interconnect product of claim 63, wherein said dielectric layer further comprises a ferroelectric material.
- 85. The capacitor/inductor/interconnect product of claim 84, wherein said ferroelectric material is BaTiO3.
- 86. The capacitor/inductor/interconnect product of claim 84, wherein said ferroelectric material is SrTiO3.
- 87. The capacitor/inductor/interconnect product of claim 84, wherein said ferroelectric material is PbZrO3.
- 88. The capacitor/inductor/interconnect product of claim 84, wherein said ferroelectric material is PbTiO3.
- 89. The capacitor/inductor/interconnect product of claim 84, wherein said ferroelectric material is LiNbO3.
- 90. The capacitor/inductor/interconnect product of claim 84, wherein said ferroelectric material is Bi14Ti3O12.
- 91. The capacitor/inductor/interconnect product of claim 63, wherein said dielectric layer further comprises polyimide.
- 92. The capacitor/inductor/interconnect product of claim 63, wherein said dielectric layer further comprises benzocyclobutene.
- 93. The capacitor/inductor/interconnect product of claim 63, wherein said substrate material is made of one or more of materials selected from a group consisting of alumina (Al2O3), beryllium oxide (BeO), fused silica (SiO2), aluminum nitride (AlN), sapphire (Al2O3), ferrite, diamond, LTCC, or glass.
- 94. A power supply bypass/decoupling/filter network system fabricated using array elements comprising said integrated capacitors, inductors, and/or interconnects of claim 1.
- 95. A phased antenna array system fabricated using array elements comprising said integrated capacitors, inductors, and/or interconnects of claim 1.
- 96. The phased antenna array system of claim 95, wherein said array elements further comprise an inductor/capacitor bypass/decoupling/filter network fabricated using said integrated capacitors, inductors, and/or interconnects of claim 1.
- 97. The phased antenna array system of claim 95, wherein said array elements are active.
- 98. The phased antenna array system of claim 97, wherein said array elements further comprise an inductor/capacitor bypass/decoupling/filter network fabricated using said integrated capacitors, inductors, and/or interconnects of claim 1.
- 99. The phased antenna array system of claim 95, wherein said array elements are passive.
- 100. The phased antenna array system of claim 99, wherein said array elements further comprise an inductor/capacitor bypass/decoupling/filter network fabricated using said integrated capacitors, inductors, and/or interconnects of claim 1.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] Applicant claims benefit pursuant to 35 U.S.C. § 119 and hereby incorporates by reference Provisional Patent Application for “INTEGRATED THIN FILM CAPACITOR/INTERCONNECT SYSTEM AND METHOD”, Ser. No. 60/234,135, docket USI-001PP, filed Sep. 21, 2000, and submitted to the USPTO with Express Mail Label EM267139965US.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60234135 |
Sep 2000 |
US |