Embodiments of the present description generally relate to the field of microelectronic device fabrication and, more particularly, to the fabrication of a first level interlayer dielectric material layer in a non-planar transistor.
The subject matter of the present disclosure is particularly pointed out and distinctly claimed in the concluding portion of the specification. The foregoing and other features of the present disclosure will become more fully apparent from the following description and appended claims, taken in conjunction with the accompanying drawings. It is understood that the accompanying drawings depict only several embodiments in accordance with the present disclosure and are, therefore, not to be considered limiting of its scope. The disclosure will be described with additional specificity and detail through use of the accompanying drawings, such that the advantages of the present disclosure can be more readily ascertained, in which:
In the following detailed description, reference is made to the accompanying drawings that show, by way of illustration, specific embodiments in which the claimed subject matter may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the subject matter. It is to be understood that the various embodiments, although different, are not necessarily mutually exclusive. For example, a particular feature, structure, or characteristic described herein, in connection with one embodiment, may be implemented within other embodiments without departing from the spirit and scope of the claimed subject matter. References within this specification to “one embodiment” or “an embodiment” mean that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one implementation encompassed within the present invention. Therefore, the use of the phrase “one embodiment” or “in an embodiment” does not necessarily refer to the same embodiment. In addition, it is to be understood that the location or arrangement of individual elements within each disclosed embodiment may be modified without departing from the spirit and scope of the claimed subject matter. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the subject matter is defined only by the appended claims, appropriately interpreted, along with the full range of equivalents to which the appended claims are entitled. In the drawings, like numerals refer to the same or similar elements or functionality throughout the several views, and that elements depicted therein are not necessarily to scale with one another, rather individual elements may be enlarged or reduced in order to more easily comprehend the elements in the context of the present description.
In the fabrication of non-planar transistors, such as tri-gate transistors and FinFETs, non-planar semiconductor bodies may be used to form transistors capable of full depletion with very small gate lengths (e.g., less than about 30 nm). These semiconductor bodies are generally fin-shaped and are, thus, generally referred to as transistor “fins”. For example in a tri-gate transistor, the transistor fins have a top surface and two opposing sidewalls formed on a bulk semiconductor substrate or a silicon-on-insulator substrate. A gate dielectric may be formed on the top surface and sidewalls of the semiconductor body and a gate electrode may be formed over the gate dielectric on the top surface of the semiconductor body and adjacent to the gate dielectric on the sidewalls of the semiconductor body. Thus, since the gate dielectric and the gate electrode are adjacent to three surfaces of the semiconductor body, three separate channels and gates are formed. As there are three separate channels formed, the semiconductor body can be fully depleted when the transistor is turned on. With regard to finFET transistors, the gate material and the electrode only contact the sidewalls of the semiconductor body, such that two separate channels are formed (rather than three in tri-gate transistors).
Embodiments of the present description relate to the formation of a first level interlayer dielectric material layer within a non-planar transistors, which may be formed by a spin-on coating technique followed by oxidation and annealing. The first level interlayer dielectric material layer may be substantially void free and may exert a tensile strain on the source/drain regions of the non-planar transistor.
The non-planar transistor, shown as a tri-gate transistor, may include at least one non-planar transistor fin 112. The non-planar transistor fin 112 may have a top surface 114 and a pair of laterally opposite sidewalls, sidewall 116 and opposing sidewall 118, respectively.
As further shown in
The gate dielectric layer 124 may be formed from any well-known gate dielectric material, including but not limited to silicon dioxide (SiO2), silicon oxynitride (SiOxNy), silicon nitride (Si3N4), and high-k dielectric materials such as hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, and lead zinc niobate. The gate dielectric layer 124 can be formed by well-known techniques, such as by conformally depositing a gate dielectric material and then patterning the gate dielectric material with well-known photolithography and etching techniques, as will be understood to those skilled in the art.
The gate electrode 126 can be formed of any suitable gate electrode material. In an embodiment of the present disclosure, the gate electrode 126 may be formed from materials that include, but are not limited to, polysilicon, tungsten, ruthenium, palladium, platinum, cobalt, nickel, hafnium, zirconium, titanium, tantalum, aluminum, titanium carbide, zirconium carbide, tantalum carbide, hafnium carbide, aluminum carbide, other metal carbides, metal nitrides, and metal oxides. The gate electrode 126 can be formed by well-known techniques, such as by blanket depositing a gate electrode material and then patterning the gate electrode material with well-known photolithography and etching techniques, as will be understood to those skilled in the art.
A source region and a drain region (not shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
In one embodiment, the oxidation may be performed in a vertical diffusion furnace at about 410 degrees Celsius in about a 93% steam atmosphere for about 2 hours. The oxidation may drive out solvent from the first interlayer dielectric material layer 154 and may result in a volume shrinkage of the first interlayer dielectric material layer 154 of between about 10% and 12%. This shrinkage may exert a tensile strain and has been shown to increase drive currents of NMOS trigate transistors up to about 7% due to channel mobility enhancement, as will be understood to those skilled in the art. In one embodiment, the annealing may be achieved by a two step anneal in a high density plasma chamber with a helium gas (or other such inert gas) atmosphere. The first step may comprise powering up RF electrodes within the high density plasma chamber, such as top and side electrodes, to about 16 kW for a time duration of about six (6) minutes. The second step may comprise powering up the high density plasma chamber RF electrodes, such as top and side electrodes, to about 6 kW for a time duration of about two (2) minutes.
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As previously discussed, in one embodiment, the first interlayer dielectric layer 154 and the second interlayer dielectric layer 178 differs from dielectric material of both the gate spacers 144 and the capping dielectric structure 176, such that the etching of the first interlayer dielectric layer 154 and the second interlayer dielectric layer 178 may be selective to the gate spacers 144 and the capping dielectric structure 176 (i.e. etches faster). Thus, the recessed non-planar transistor 172 is protected during the formation of the contact opening 192. This allows for the formation of a relatively large sized source/drain contact 198, which may increase the transistor drive current performance, without the risk of shorting between the source/drain contact 198 and the recessed non-planar transistor gate 172.
Depending on its applications, computing device 1000 may include other components that may or may not be physically and electrically coupled to the board 1002. These other components include, but are not limited to, volatile memory (e.g., DRAM), non-volatile memory (e.g., ROM), flash memory, a graphics processor, a digital signal processor, a crypto processor, a chipset, an antenna, a display, a touchscreen display, a touchscreen controller, a battery, an audio codec, a video codec, a power amplifier, a global positioning system (GPS) device, a compass, an accelerometer, a gyroscope, a speaker, a camera, and a mass storage device (such as hard disk drive, compact disk (CD), digital versatile disk (DVD), and so forth).
The communication chip 1006 enables wireless communications for the transfer of data to and from the computing device 1000. The term “wireless” and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels, etc., that may communicate data through the use of modulated electromagnetic radiation through a non-solid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not. The communication chip 1006 may implement any of a number of wireless standards or protocols, including but not limited to Wi-Fi (IEEE 802.11 family), WiMAX (IEEE 802.16 family), IEEE 802.20, long term evolution (LTE), Ev-DO, HSPA+, HSDPA+, HSUPA+, EDGE, GSM, GPRS, CDMA, TDMA, DECT, Bluetooth, derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond. The computing device 1000 may include a plurality of communication chips 1006. For instance, a first communication chip 1006 may be dedicated to shorter range wireless communications such as Wi-Fi and Bluetooth and a second communication chip 1006 may be dedicated to longer range wireless communications such as GPS, EDGE, GPRS, CDMA, WiMAX, LTE, Ev-DO, and others.
The processor 1004 of the computing device 1000 includes an integrated circuit die packaged within the processor 1004. In some implementations of the present description, the integrated circuit die of the processor includes one or more devices, such as non-planar transistors that are formed in accordance with implementations of the present description. The term “processor” may refer to any device or portion of a device that processes electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory.
The communication chip 1006 also includes an integrated circuit die packaged within the communication chip 1006. In accordance with another implementation of the present description, the integrated circuit die of the communication chip includes one or more devices, such as non-planar transistors that are formed in accordance with implementations of the present description.
In further implementations, another component housed within the computing device 1000 may contain an integrated circuit die that includes one or more devices, such as non-planar transistors that are formed in accordance with implementations of the present description.
In various implementations, the computing device 1000 may be a laptop, a netbook, a notebook, an ultrabook, a smartphone, a tablet, a personal digital assistant (PDA), an ultra mobile PC, a mobile phone, a desktop computer, a server, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a digital camera, a portable music player, or a digital video recorder. In further implementations, the computing device 1000 may be any other electronic device that processes data.
It is understood that the subject matter of the present description is not necessarily limited to specific applications illustrated in
Having thus described in detail embodiments of the present invention, it is understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description, as many apparent variations thereof are possible without departing from the spirit or scope thereof.
The present application is a continuation of U.S. patent application Ser. No. 13/992,542, filed on Jun. 7, 2013, entitled “INTERLAYER DIELECTRIC FOR NON-PLANAR TRANSISTORS”, which claims priority under 35 U.S.C. 371 from International Application No. PCT/US2011/063433, filed on Dec. 6, 2011, entitled “INTERLAYER DIELECTRIC FOR NON-PLANAR TRANSISTORS”, which are hereby incorporated herein by reference in their entirety and for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
5399415 | Chen et al. | Mar 1995 | A |
6136697 | Wu | Oct 2000 | A |
6331481 | Stamper et al. | Dec 2001 | B1 |
6617226 | Suguro et al. | Sep 2003 | B1 |
6720261 | Anderson et al. | Apr 2004 | B1 |
7456471 | Anderson et al. | Nov 2008 | B2 |
7528025 | Brask et al. | May 2009 | B2 |
8981435 | Pradhan et al. | Mar 2015 | B2 |
20020130372 | Kwon et al. | Sep 2002 | A1 |
20040161924 | Chen et al. | Aug 2004 | A1 |
20040203211 | Yang et al. | Oct 2004 | A1 |
20050019993 | Lee et al. | Jan 2005 | A1 |
20050023133 | Lippitt et al. | Feb 2005 | A1 |
20050037557 | Doczy et al. | Feb 2005 | A1 |
20050051854 | Cabral et al. | Mar 2005 | A1 |
20050093081 | Belyansky | May 2005 | A1 |
20060046449 | Liaw | Mar 2006 | A1 |
20060071275 | Brask et al. | Apr 2006 | A1 |
20060088967 | Hsiao | Apr 2006 | A1 |
20060099783 | Gluschenkov et al. | May 2006 | A1 |
20060157749 | Okuno | Jul 2006 | A1 |
20060175669 | Kim et al. | Aug 2006 | A1 |
20060189058 | Lee et al. | Aug 2006 | A1 |
20060223290 | Belyansky | Oct 2006 | A1 |
20070111435 | Kim et al. | May 2007 | A1 |
20070148881 | Tseng | Jun 2007 | A1 |
20080001187 | Booth et al. | Jan 2008 | A1 |
20080014710 | Bian | Jan 2008 | A1 |
20080067613 | Anderson et al. | Mar 2008 | A1 |
20080090397 | Brask et al. | Apr 2008 | A1 |
20080233699 | Booth et al. | Sep 2008 | A1 |
20080265321 | Yu et al. | Oct 2008 | A1 |
20080283906 | Bohr | Nov 2008 | A1 |
20080290380 | Sheu et al. | Nov 2008 | A1 |
20090081836 | Liu et al. | Mar 2009 | A1 |
20090246973 | Clark | Oct 2009 | A1 |
20090321841 | Hoentschel et al. | Dec 2009 | A1 |
20100032728 | Hao et al. | Feb 2010 | A1 |
20100048007 | Lee et al. | Feb 2010 | A1 |
20100105215 | Sugawara | Apr 2010 | A1 |
20100133614 | Beyer et al. | Jun 2010 | A1 |
20100155842 | Anderson | Jun 2010 | A1 |
20100270627 | Chang | Oct 2010 | A1 |
20110034026 | Sunayama et al. | Feb 2011 | A1 |
20110108930 | Cheng et al. | May 2011 | A1 |
20110147812 | Steigerwald | Jun 2011 | A1 |
20110147831 | Steigerwald et al. | Jun 2011 | A1 |
20110147851 | Thomas et al. | Jun 2011 | A1 |
20110147858 | Lim et al. | Jun 2011 | A1 |
20110156107 | Bohr et al. | Jun 2011 | A1 |
20110237062 | Na et al. | Sep 2011 | A1 |
20110272739 | Lee et al. | Nov 2011 | A1 |
20120001266 | Lim et al. | Jan 2012 | A1 |
20120058616 | Ahn et al. | Mar 2012 | A1 |
20120313170 | Chang et al. | Dec 2012 | A1 |
20130062669 | Chen et al. | Mar 2013 | A1 |
20130065371 | Wei et al. | Mar 2013 | A1 |
20150041926 | Pradhan et al. | Feb 2015 | A1 |
20160035724 | Pradhan et al. | Feb 2016 | A1 |
20160035725 | Pradhan et al. | Feb 2016 | A1 |
20160049499 | Rosenbaum et al. | Feb 2016 | A1 |
Number | Date | Country |
---|---|---|
1848454 | Oct 2006 | CN |
1930668 | Mar 2007 | CN |
101584025 | Nov 2009 | CN |
102104061 | Jun 2011 | CN |
2000-031291 | Jan 2000 | JP |
2002-184981 | Jun 2002 | JP |
2004-128314 | Apr 2004 | JP |
2010-050215 | Mar 2010 | JP |
10-2002-0056285 | Jul 2002 | KR |
10-2004-0050519 | Jun 2004 | KR |
10-0585178 | May 2006 | KR |
10-0653711 | Dec 2006 | KR |
10-2007-0122319 | Dec 2007 | KR |
10-2008-0021918 | Mar 2008 | KR |
10-2009-0012793 | Feb 2009 | KR |
201110324 | Mar 2011 | TW |
201123448 | Jul 2011 | TW |
201208078 | Feb 2012 | TW |
201236153 | Sep 2012 | TW |
2011087571 | Jul 2011 | WO |
2011090571 | Jul 2011 | WO |
2013048449 | Apr 2013 | WO |
2013048516 | Apr 2013 | WO |
2013048524 | Apr 2013 | WO |
2013085490 | Jun 2013 | WO |
Entry |
---|
Office Action received for Korean Patent Application No. 10-2014-7007165, mailed on Apr. 14, 2015, 5 pages of Korean Office Action and 3 page of English Translation. |
Office Action received for Korean Patent Application No. 10-2014-7007872, mailed on Apr. 28, 2015, 5 pages of Korean Office Action and 4 page of English Translation. |
Office Action received for Taiwan Patent Application No. 101133821, mailed on Dec. 25, 2014, 10 pages of Taiwan Office Action and 10 page of English Translation. |
Office action received for Taiwan Patent Application No. 101133821, mailed on Aug. 6, 2014, 10 pages of Taiwan Office Action and 9 page of English Translation. |
Notice of Allowance received for Taiwan Patent Application No. 101134489, mailed on Aug. 26, 2015, 2 pages of Taiwan NOA and 1 page of English Translation. |
Office Action received for Taiwan Patent Application No. 101134489, mailed on May 1, 2015, 2 pages of Taiwan Office Action and 1 page of Search Report. |
Notice of Allowance received for Taiwan Patent Application No. 101135607, mailed on Aug. 26, 2015, 2 pages of Taiwan NOA and 1 page of English Translation. |
Office Action received for Taiwan Patent Application No. 101135607, mailed on May 8, 2015, 5 pages of Taiwan Office Action and 1 page of English Search report. |
Extended European Search Report received for European Patent Application No. 11873428.4, mailed on Jul. 8, 2015, 9 pages. |
Extended European Search Report received for European Patent Application No. 11873523.2, mailed on May 18, 2015, 8 pages. |
Office Action received for Japanese Patent Application No. 2014-533283, mailed on Feb. 10, 2015, 2 pages of English Translation and 1 pages of Japanese Office Action. |
International Preliminary Report on Patentability and Written Opinion received for PCT Patent Application No. PCT/US2011/054294, mailed on Apr. 10, 2014, 5 pages. |
International Search Report and Written Opinion received for PCT Patent Application No. PCT/US2011/054294, mailed on May 15, 2012, 8 pages. |
International Preliminary Report on Patentability and Written Opinion received for PCT Patent Application No. PCT/US2011/054464, mailed on Apr. 10, 2014, 4 pages. |
International Search Report and Written Opinion received for PCT Patent Application No. PCT/US2011/054464, mailed on May 15, 2012, 9 pages. |
International Preliminary Report on Patentability and Written Opinion received for PCT Patent Application No. PCT/US2011/054479, mailed on Apr. 10, 2014, 6 pages. |
International Search Report and Written Opinion received for PCT Patent Application No. PCT/US2011/054479, mailed on May 16, 2012, 9 pages. |
International Preliminary Report on Patentability and Written Opinion received for PCT Patent Application No. PCT/US2011/063433 mailed on Jun. 19, 2014, 10 pages. |
International Search Report and Written Opinion received for PCT Patent Application No. PCT/US2011/063433, mailed on Jul. 20, 2012, 9 pages. |
Office Action received for Germany Patent Application No. 112011105925.6, mailed on Feb. 29, 2016, 4 pages of English Translation and 4 pages of German Office Action. |
Office Action received for Taiwan Patent Application No. 101144138, mailed on Feb. 17, 2016, 6 pages of Taiwan Office Action and 1 page English Search report. |
Office Action received for Korean Patent Application No. 10-2014-7007165, mailed on Dec. 18, 2015, 5 pages of English Translation and 5 pages of Korean Office Action. |
Office Action received for Korean Patent Application No. 10-2014-7007165, mailed on Oct. 19, 2015, 3 pages of Korean Office Action only. |
Office Action received for Korean Patent Application No. 10-2014-7007872, mailed on Feb. 4, 2016, 4 page of English Translation only. |
Office Action received for Korean Patent Application No. 10-2015-7027031, mailed on Nov. 18, 2015, 5 pages of English Translation and 6 pages of Korean Office Action. |
Office Action received for Chinese Patent Application No. 201180073728.1, mailed on Dec. 2, 2015, 9 pages of English Translation and 8 pages of Chinese Office Action. |
Office Action received for Chinese Patent Application No. 201180073809.1, mailed on Dec. 28, 2015, 8 pages of Chinese Office Action only. |
Office Action received for Chinese Patent Application No. 201180074516.5, mailed on Jan. 26, 2016, 17 pages of English Translation and 10 pages of Chinese Office Action. |
Office Action received for Chinese Patent Application No. 201180075347.7, mailed on Mar. 23, 2016, 7 pages of Chinese Office Action only. |
Number | Date | Country | |
---|---|---|---|
20160020304 A1 | Jan 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13992542 | US | |
Child | 14802902 | US |