Claims
- 1. A multi-layer wiring substrate comprising:
an outer layer with an outer surface and an inner surface, the outer surface having an attachment area for mounting an integrated circuit onto the outer surface of the outer layer; an inner layer laminated to at least a major portion of the inner surface of the outer layer, the inner layer including a thermal stress relief region opposite to and essentially co-extensive with the attachment area on the outer surface of the outer layer.
- 2. The multi-layer wiring substrate of claim 1 wherein the thermal stress relief region is a void or a constructive void.
- 3. The multi-layer wiring substrate of claim 2 wherein the constructive void contains a residue from a thermal decomposition material present in the thermal stress relief region prior to a step of laminating the outer layer to the inner layer.
- 4. The multi-layer wiring substrate of claim 3 wherein the thermal decomposition material is selected from the group consisting of polyalphamethylstyrene and polyisobytylene.
- 5. The multi-layer wiring substrate of claim 1 wherein the thermal stress relief region is filled with a compliant material.
- 6. The multi-layer wiring substrate of claim 5 wherein the compliant material is selected from the group consisting of siloxane elastomer, fluorinated siloxane elastomer, and fluorinated silicon rubber.
- 7. The multi-layer wiring substrate of claim 5 wherein the outer layer has a first modulus and the compliant material has a second modulus, the first modulus being at least 100 times greater than the second modulus.
- 8. The multi-layer wiring substrate of claim 1 wherein an edge of the thermal stress relief region extends beyond an edge of the attachment area a distance of between about 1-5 mm.
- 9. The multi-layer wiring substrate of claim 1 wherein the thermal stress relief region is a region where the inner layer is not bonded to the outer layer.
- 10. A laminated printed wiring board comprising:
a first dielectric layer of a dielectric material having a first modulus, the first dielectric layer having an outer surface and an inner surface, the outer surface having an attachment area for mounting an integrated circuit provided as a ball grid array package, a micro ball grid array package, or a flip chip onto the outer surface of the first layer; a second dielectric layer laminated to the inner surface of the first dielectric layer and to a third dielectric layer, the second dielectric layer having a thermal stress relief region formed in the second dielectric layer between the first dielectric layer and the third dielectric layer and opposite to and essentially co-extensive with the attachment area on the outer surface of the first dielectric layer, the thermal stress relief region being filled with a compliant material having a second modulus, the first modulus being at least 100 times greater than the second modulus.
- 11. A process for manufacturing a laminated printed wiring board, the process comprising:
assembling a selected number of layers of printed wiring board material to be laminated to form a stack; applying pressure to a first selected region of the stack and not to a second selected region of the stack during a lamination process to bond the layers together except in a thermal expansion stress relief region, the thermal expansion stress relief region being in the second selected region.
- 12. The process of claim 11 wherein the pressure is applied to enhance a lamination strength in a perimeter region of the thermal expansion stress relief region.
- 13. The process of claim 11 further comprising a step of increasing a lamination strength in a perimeter region of the thermal expansion stress relief region.
- 14. The process of claim 13 wherein the strengthening is achieved by forming plated through holes in either an upper layer or an underlying layer of the laminate in a perimeter region of the thermal expansion stress relief region, and filling the plated through holes with solder to attach the upper layer to the underlying layer.
- 15. A laminated printed wiring board assembly comprising:
a first layer having a first modulus, the first layer having an outer surface and an inner surface, the outer surface having an attachment area; an integrated circuit provided as a ball grid array package, a micro ball grid array package, or a flip chip attached to the attachment area of the outer surface of the first layer; a second dielectric layer laminated to the inner surface of the first dielectric layer and to a third dielectric layer, the second dielectric layer having a thermal stress relief region formed in the second dielectric layer between the first dielectric layer and the third dielectric layer and opposite to and essentially co-extensive with the attachment area on the outer surface of the first dielectric layer, the thermal stress relief region being filled with a compliant material having a second modulus, the first modulus being at least 100 times greater than the second modulus.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application is a division of U.S. application Ser. No. 09/375,172, filed Aug. 16,1999, entitled ISOLATED FLIP CHIP OR BGA TO MINIMIZE INTERCONNECT STRESS DUE TO THERMAL MISMATCH, having Sundar Kamath, David Chazan, Jan I. Strandberg and Solomon I. Beilin listed as co-inventors; which claims priority from U.S. Provisional Application No. 60/097,066, entitled ISOLATED FLIP CHIP OR BGA TO MINIMIZE INTERCONNECT STRESS DUE TO THERMAL MISMATCH, having Sundar Kamath and David Chazan listed as coinventors, filed Aug. 19, 1998. This application is also related to U.S. application Ser. No. 09/375,175, entitled IMPROVED WIRING SUBSTRATE WITH THERMAL INSERT, having Sundar Kamath, David Chazan and Solomon Beilin listed as coinventors, the disclosures of Ser. No. 09/375,172; No. 60/097,066 and Ser. No. 09/375,175 are herein incorporated herein by reference in their entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60097066 |
Aug 1998 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09375172 |
Aug 1999 |
US |
Child |
09960164 |
Sep 2001 |
US |