Foreign priority is claimed under 35 USC ยง119 based on Taiwan Patent Application Serial No.: 093117184 filed on Jun. 15, 2004 which is incorporated herein by reference in its entirety.
1. Field of the Invention
The invention relates generally to a structure of conductive bump or solder for jointing a semiconductor device and a conductive substrate. In particular, the invention relates to a structure of conductive bump or solder made of lead-free.
2. Description of the Prior Art
In the development of integrated circuit technology, a conductive structure is used for jointing a semiconductor device such as a chip and a conductive substrate such as an organic or ceramic substrate for package. As protection of environment is under the consideration, the material of the conductive structure changes from solder alloy to lead-free material, such as tin and silver alloy.
It can not be denied that there are some issues in company with the tin and silver alloy for the jointing conductive structure. For example, lead-free material is subject to high temperature or thermal cycle, thermal mechanistic, or metal fatigue. On the other hand, an under bump metallurgy layer, the semiconductor device, and the conductive substrate, which affix or connect the lead-free conductive structure, are in close relation to it. Owing to the high modulus of the lead-free material associated with the structures aforementioned, the cracking issue in or between the conductive bump or solder may not be neglected.
Accordingly, a bump or solder with multi layers stacked each another is provided. The cracking issue in or on the bump or solder is reduced by varying the compositions of the layers.
For improving reliability between a conductive structure of lead-free material and the under bump metallurgy layer, a bump or solder of stacked structure is provided to have a portion of smaller modulus affixed and contacted the under bump metallurgy layer below for improving the reliability.
For a substrate in connection with one or more conductive solders or bumps, a bump or solder of stacked structure is provided to have a portion of larger modulus affixed and contacted the substrate for improving the reliability.
In accordance with an embodiment of the present invention, a conductive jointing structure is provided applicable for a wafer. There are multitudes of chips in the wafer, each which has multitudes of conductive structures. Each conductive structure includes two conductive sub-structures. The first conductive sub-structure is disposed on a connection pad of one chip. The second conductive sub-structure is made of lead-free material basically and made up of stacked layers with various modului respectively. The region contacting or near the first conductive sub-structure has a relatively small modulus, while the region far away from the first conductive sub-structure has a relatively larger modulus.
The foregoing aspects and many of the attendant advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
Before describing the invention in detail, a brief discussion of some underlying concepts will first be provided to facilitate a complete understanding of the invention.
Furthermore, in the embodiment, the conductive structure 16, such as an under-bump-metallurgy structure, is a multi-layer structure affixing and connecting the conductive pad 12 below and the conductive structure 18 above. Typically, the conductive structure 16 configured for adhesion, barrier and wetting may be variable dependent on the conductive pad 12 below and the conductive structure 18 above. For example, the portion of the conductive structure 16 contacting the conductive pad 12 below is made of Ti (titanium), Cr, or TiW layer, while other portion contacting the conductive structure 18 above Cu or Ni layer. It is understandable that since the conductive structure 18 is basically made of lead-free material the conductive structure 16 is made of the material compatible and further provides the functions aforementioned.
Furthermore, the conductive structure 18 is configured for jointing and supporting the chip unit 10 and the conductive substrate 25. In the embodiment, the conductive structure 18 is made of lead-free material and is of multiple layers stacked each another for the sake of preventing the conductive structure 18 from cracking owing to large modulus. As the multiple layers so called, there are two or more layers of different modului respectively. Alternatively, the multiple layers are of distinguishable compositions respectively. Furthermore, the so-called each stacked layer is dependent on how far from the conductive structure 16 it is. Shown in
In the embodiment, the bottom region 20, which has a modulus lower than that of the middle region 22, is made of a tin, silver and copper alloy basically, which is in weight percentage, x1% silver, 0<=x1<2; and y1% copper, 0.5<y1<=1.0; and remainder tin, and preferable SnAgCu alloy (Vickers Hardness=14) or Sn0.7Cu alloy. Moreover, the middle region 22 affixes and connects the bottom region 20 below and the top region 24 above, which is also made of a tin, silver and copper alloy basically: in weight percentage, x2% silver, 3<=x2<4; and y2% copper, 02<y2<=0.5; and remainder tin, and preferable Sn4Ag0.5Cu alloy (Vickers Hardness=18). The top region 24 affixes and connects the 25, which is made of Sn3.5Ag alloy. It is noted that the compositions in the multi layers of the conductive structure 18, from bottom to top, the weight percentage of silver increases, while the weight percentage of copper decreases, oppositely. That is, in the embodiment, the bottom region 20 of relatively low modulus is got by either decreasing the weight percentage of silver or increasing the weight percentage of copper, or both. Hence, the silver amount in the bottom region 20 is less than those both in the middle region 22 and in the top region 24. On the other hand, the top region 24 of relatively high modulus is got by either increasing the weight percentage of silver or decreasing the weight percentage of copper, or both. Hence, the copper amount in the top region 24 is less than those both in the middle region 22 and in the bottom region 20.
In another embodiment, based on the modulus of the middle region 22, the moduli of both the bottom region 20 and the top region 24 are less than that of the middle region 22. Hence, compared to the middle region 22, both the bottom region 20 and the top region 24 are softer than the middle region 22. In such an embodiment, it is understandable that the softer bottom region 20 or top region 24 is got also by either decreasing the weight percentage of silver or increasing the weight percentage of copper, or both. Thus, though the whole modulus of the conductive structure 18 is reduced, the conductive structure 18 still supports the chip unit 10 and the conductive substrate 25 and further prevents the interfaces near or on the chip unit 10 or the conductive substrate 25 from cracking.
Other embodiments of the invention will appear to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples to be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
93117184 | Jun 2004 | TW | national |