Claims
- 1. A memory cell in an integrated circuit, comprising:
a silicon partial plug partially filling a via formed through an insulating layer, the partial plug contacting an underlying semiconductor substrate; a plug cap comprising a noble metal filling a top portion of the via over the partial plug; and a capacitor over the plug cap, the capacitor having a dielectric material with a dielectric constant greater than about 1 0.
- 2. The memory cell of claim 1, wherein the noble metal comprises platinum.
- 3. The memory cell of claim 1, wherein the plug cap comprises a platinum alloy.
- 4. The memory cell of claim 3, wherein the plug cap comprises a conductive oxide.
- 5. The memory cell of claim 1, wherein the dielectric material comprises Ta2O5.
- 6. The memory cell of claim 1, wherein the dielectric material comprises BST.
- 7. The memory cell of claim 1, wherein the integrated circuit comprises a dynamic random access memory cell.
- 8. A system including an integrated circuit comprising a conductive plug, the plug comprising:
a partial plug compatible and in electrical contact with an underlying semiconductor substrate; a platinum-containing cap layer aligned with, in electrical contact with, and overlying the partial plug; and an insulating layer surrounding the partial plug and cap layer.
- 9. A dynamic random access memory including a plurality of conductive plugs, each plug comprising an upper surface formed of a material having characteristics making it difficult to planarize.
- 10. The dynamic random access memory of claim 9, wherein the material comprises a noble metal.
- 11. The dynamic random access memory of claim 10, wherein the material comprises platinum.
- 12. The dynamic random access memory of claim 9, wherein each plug further comprises a silicon partial plug underlying the material.
- 13. The dynamic random access memory of claim 9, wherein each plug underlies a capacitor having a high dielectric constant material.
CLAIM OF PRIORITY
[0001] This application is a divisional application of, and claims priority from U.S. patent application Ser. No. 09/632,830, filed Aug. 7, 2000, which is incorporated in its entirety by reference herein.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09632830 |
Aug 2000 |
US |
Child |
10212544 |
Aug 2002 |
US |