Claims
- 1. A semiconductor PIN diode made by the steps of:
- a. forming an insulating layer on an intrinsic layer disposed upon an N-type substrate;
- b. forming in said insulating layer an opening to a first region of said intrinsic layer;
- c. forming in said first region a P-type junction of predetermined area;
- d. forming upon said insulating layer and said junction a dielectric layer;
- e. forming a dielectric pad region by removing both said dielectric layer and said insulating layer except in a second region located on and surrounding said junction, said second region having an area which is greater than said predetermined area of said junction;
- f. removing said dielectric layer from said second region;
- g. forming a mesa having side-walls and a top surface in said intrinsic layer beneath said pad region; and
- h. forming an N-type, highly doped conducting layer in said side-walls of said mesa.
- 2. A semiconductor PIN diode made according to claim 1 wherein said conducting layer is extended onto the top surface of said mesa not occupied by said junction to form an electrical contact from said substrate to the top surface of said diode.
- 3. A semiconductor PIN diode made according to claim 1 wherein said diode is annealed with a forming gas.
- 4. A semiconductor PIN diode, and comprising:
- a substrate having an N-type conductivity;
- b. an intrinsic material mesa-shaped structure disposed upon said substrate and having a top surface and side-walls;
- c. a junction formed in said top surface of said mesa-shaped structure and having an area that is less than the area of said top surface; and
- d. a highly-doped, N-type conducting layer formed in said side-walls of said mesa-shaped structure.
- 5. A diode according to claim 4, wherein said conducting layer is doped with phosphorous.
- 6. A diode according to claim 4, wherein said conducting layer extends onto the top surface of said mesa not occupied by said junction to form an electrical contact from said substrate to the top surface of said diode.
- 7. A semiconductor PIN diode, and comprising:
- a. an N-type silicon substrate;
- b. an intrinsic material mesa-shaped structure epitaxially disposed upon said substrate and including a top surface and side-walls;
- c. a P-type junction formed in said top surface of said mesa-shaped structure and having an area that is approximately half the area of said top surface;
- d. a SiO.sub.2 insulating layer disposed upon said top surface without covering said junction; and
- e. an N-type, phosphorous-doped silicon conducting layer formed in said side-walls of said mesa-shaped structure, said conducting layer extending onto the top surface of said mesa not occupied by said junction to form an electrical contact from said substrate to the top surface of said diode.
- 8. A diode according to claim 4, and further comprising, an insulative material encapsulating said diode.
- 9. A diode according to claim 8, wherein said insulative material is a glass.
- 10. A diode according to claim 8, wherein said insulative material is finished to substantial planarity so as to provide at least one substantially smooth surface suitable for forming additional circuit elements therein.
- 11. A diode according to claim 7, and further comprising, an integrated back side capacitor formed on the side of said substrate not having said mesa-shaped structure disposed thereon.
- 12. A diode according to claim 11, wherein said capacitor comprises an electrically insulating layer sandwiched between said substrate and another conducting layer.
- 13. A diode according to claim 4, wherein the area of said top surface is approximately twice the area of said junction.
- 14. A diode according to claim 4, wherein said diode has a gap dimension between said sidewalls and said junction that is approximately twice the thickness of said intrinsic material structure.
Parent Case Info
This is a divisional of copending application Ser. No. 07/981,278 filed on Nov. 25, 1992, now U.S. Pat. No. 5,268,310, issued on Dec. 7, 1992.
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
| Parent |
981278 |
Nov 1992 |
|