Embodiments disclosed herein relate to fabrication of an imager module using wafer level fabrication techniques.
Microelectronic imagers are used in digital cameras, wireless devices with picture-taking capabilities, and many other applications. Mobile phones and personal digital assistants (PDAs), for example, are incorporating microelectronic imagers for capturing and sending pictures. The growth rate of microelectronic imagers has been steadily increasing as they become smaller and produce better images with higher resolution.
Microelectronic imagers include image sensors that typically use charged coupled device (CCD) systems or complementary metal-oxide semiconductor (CMOS) systems, as well as other systems. CCD image sensors have been widely used in digital cameras and other applications. CMOS image sensors are also quickly becoming very popular because they have low production costs, high yields, and small sizes.
As shown in
One consideration in the manufacture of image modules of the type illustrated in
One consideration in the fabrication of image sensor semiconductor components is how to protect against damage to the imager array 106 and associated integrated circuits within dies 108. Another consideration is how to fabricate and connect lens elements, and associated lens carrier structures to a wafer containing imager dies. It is necessary for the lens elements and the associated carrier structures to protect the integrated circuits, and to provide desired optical characteristics as well. It is also advantageous for the lens elements and the associated carrier structures to be capable of providing electrical paths for the integrated circuit with a die. It would also be advantageous to provide structures and/or associated carrier structures which would reduce the influence of electromagnetic interference (EMI) and electro static discharge (ESD) on circuit operations. Additionally, it would be advantageous to eliminate a shear or other debond process which occurs during fabrication when a temporary carrier wafer is used and needs to be separated from another wafer to which it is attached during certain processing operations.
Embodiments of the invention relate to use of a permanent carrier during wafer level fabrication, which protects imager dies during the fabrication process. In addition, the permanent carrier is permanently attached to the imager die to support and attach a lens structure.
In the following detailed description, reference is made to the accompanying drawings which form a part hereof, and in which are shown by way of illustration specific embodiments that may be practiced. It should be understood that like reference numbers represent like elements throughout the drawings. These example embodiments are described in sufficient detail to enable those skilled in the art to practice them. It is to be understood that other embodiments may be utilized, and that structural, material, and electrical changes may be made, only some of which are discussed in detail below.
In several of the figures discussed below, the formation of a single imager die with a permanent carrier is detailed for purposes of simplicity in describing the process. It should be understood that, in practice, the apparatuses and methods described herein are used to form numerous imager dies and associated modules on respective wafers during wafer level processing.
A permanent carrier facilitates back end processing and eliminates the need for a lens standoff, creates a more durable wafer for transport and further eliminates the debond process used when temporary carriers are employed. A temporary carrier may be used during fabrication to protect the imager dies and support the imager die wafer. In order to remove the temporary carrier, a debond process is used in which the temporary carrier wafer and the imager wafer are slid horizontal relative to one another to break the bonding connecting the temporary carrier and imager wafer together. Additionally, the fabrication processes described herein does not require any adhesive to be formed over the imager array. Instead, the fabrication process utilizes other materials to reduce contamination during carrier and image wafer processing. Additionally, other conductive layers may be employed to reduce the influence of EMI and ESD. In the embodiments describe herein, the permanent carrier acts as a lens support structure, where the distance the lens is held from the image pixel is dependant on the thickness TH of the carrier.
The permanent and temporary carriers described herein can be made of semiconductor material. However, the permanent and temporary carriers can be any one of a plurality of materials including glass, semiconductor, ceramics or other appropriate material.
Embodiments of methods of fabricating permanent carriers and imager modules using the carriers are now discussed. Initially, as shown in
Next, back end processing is carried out on the imager wafer 208 after it is bonded with the permanent carrier 210 (
After back end processing is complete, the substrate 200 of the carrier 210 is thinned by dry etching, wet etching, grinding, chemical mechanical planarization (CMP) or any combination thereof until the metal layer 202 is exposed (
After wafer level processing is complete, a lens wafer, containing an array of lenses in positions corresponding to locations of imager dice on imager wafer 208, can be attached to the wafer level lens assembly. The lens array 212 is attached to the permanent carrier 210 and may optionally include metal contacts 214 (
One consideration in the fabrication of image sensor semiconductor components is how to avoid damage to the imager array 106 and associated integrated circuits within the dies 108. Another consideration is how to fabricate and connect lens elements, and associated lens carrier structures to a wafer containing imager dies. It is necessary for the lens elements and the associated carrier structures to protect the integrated circuits, and to provide desired optical characteristics as well. It is also advantageous for the lens elements and the associated carrier structures to be capable of providing electrical paths for the integrated circuit with a die. It is also advantageous to provide structures and/or associated carrier structures that would reduce the influence of electromagnetic interference (EMI) and electro static discharge (ESD) on circuit operations. Additionally, it is advantageous to eliminate the debond process that occurs during fabrication when a temporary carrier wafer is used and needs to be separated from another wafer to which is attached during certain processing operations.
Another embodiment is now discussed with reference to
Next, back end processing is carried out on the imager wafer 308 after it is bonded with the permanent carrier 310 (
After back end processing is complete, the substrate 300 of the carrier 310 is thinned by dry etching, wet etching, grinding or CMP, or combination thereof until the metal layer 302 is exposed (
After wafer level processing is complete, the lens structure 312 is attached to the permanent carrier 310. The lens array 312 may optionally include metal contacts 314 on the top and sides of the lens array 312. The metal contacts 314 and the metal layer 302 of the permanent carrier 310 may be connected to a ground conductor on the back side of the imager wafer 308. By connecting the metal contacts 314 and the metal layer 302, the metal contacts 314 and the metal layer 302 provide EMI and ESD shielding. After wafer level lens assembly is complete, the imager modules are diced apart as shown by the dashed lines in
Another method of forming a permanent carrier and imager modules is now discussed with reference to
During back end processing, solder balls are also mounted onto electrical connections fabricated on the imager wafer 408 back side and vias are etched through the imager wafer 408 to allow for the connection between the solder balls and die bond pads 409 located on the front side of each of the dies of the imager wafer 408. Additionally, during back end processing connections are also made between the metal layer 402 and ground connections on the back side of the imager wafer 408. Additional connections may also be formed during back end processing. The imager wafer 408 may optionally be thinned by dry etching, wet etching, grinding, chemical mechanical planarization (CMP) or any combination thereof.
After the back end processing of the imager wafer 408, the second substrate 401 is ground to a desired thickness and a resist 418 is patterned on the substrate 401 (
After wafer level processing is complete, the lens structure 412 is attached to the permanent carrier 410 (
Another method of forming a permanent carrier and using the same in an imager module is now discussed with reference to
Back end processing is carried out on the imager wafer 508 after it is bonded with the permanent carrier 510 (
After the back end processing is performed on the imager wafer 508, the second substrate 501 is ground to a desired thickness (
After wafer level processing is complete, the lens structure 512 is attached to the permanent carrier 510 (
The embodiments illustrated in
During back end processing, solder balls are also mounted onto electrical connections fabricated on the imager wafer 608 back side and vias are etched through the imager wafer 608 to allow for the connection between the solder balls and die bond pads 609 located on the front side of each of the dies of the imager wafer 608. Additional connections may also be formed during back end processing. The imager wafer 608 may optionally be thinned by dry etching, wet etching, grinding, chemical mechanical planarization (CMP) or any combination thereof.
Next, as shown in
During back end processing, solder balls are also mounted onto electrical connections fabricated on the imager wafer 708 back side and vias are etched through the imager wafer 708 to allow for the connection between the solder balls and die bond pads 709 located on the front side of each of the dies of the imager wafer 708. Additional connections may also be formed during back end processing. The imager wafer 708 may optionally be thinned by dry etching, wet etching, grinding, chemical mechanical planarization (CMP) or any combination thereof.
Once the back end processing is complete, the temporary carrier 724 and temporary adhesive 722 are removed from the permanent carrier 710 (
In
Prior and subsequent to the process described above, other elements described in steps may be added to each imager die in order to form complete imager modules. The embodiments described above should not be limited to the steps and elements described therein.
The above description and drawings illustrate embodiments which achieve the objects, features, and advantages described. Although certain advantages and embodiments have been described above, those skilled in the art will recognize that there may be many others. For example, the steps in the method described in
The present application is a divisional of U.S. patent application Ser. No. 12/213,836, filed Jun. 25, 2008 now U.S. Pat. No. 8,048,708, the disclosure of which is incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
6593607 | Hseih | Jul 2003 | B1 |
7031083 | Chen | Apr 2006 | B2 |
7061106 | Yang et al. | Jun 2006 | B2 |
20020005531 | Levy | Jan 2002 | A1 |
20050030403 | Yaung et al. | Feb 2005 | A1 |
20050173811 | Kinsman | Aug 2005 | A1 |
20050212132 | Hsuan et al. | Sep 2005 | A1 |
20050230720 | Miyagawa et al. | Oct 2005 | A1 |
20060035415 | Wood et al. | Feb 2006 | A1 |
20060097133 | Yaung | May 2006 | A1 |
20060131710 | Kuo et al. | Jun 2006 | A1 |
20060192230 | Wood et al. | Aug 2006 | A1 |
20060205119 | Appelt et al. | Sep 2006 | A1 |
20060263926 | Ford | Nov 2006 | A1 |
20060274189 | Mouli | Dec 2006 | A1 |
20060284057 | Park | Dec 2006 | A1 |
20070019952 | Fujimori | Jan 2007 | A1 |
20070029469 | Rhodes | Feb 2007 | A1 |
20070045875 | Farnworth et al. | Mar 2007 | A1 |
20070048902 | Hiatt et al. | Mar 2007 | A1 |
20070108579 | Bolken et al. | May 2007 | A1 |
20070117253 | Hsu et al. | May 2007 | A1 |
20070126081 | Webster et al. | Jun 2007 | A1 |
20070126916 | Webster et al. | Jun 2007 | A1 |
20070138644 | McWilliams et al. | Jun 2007 | A1 |
20070148846 | Hyun | Jun 2007 | A1 |
20070152148 | Chao et al. | Jul 2007 | A1 |
20070170349 | Mouli | Jul 2007 | A1 |
20070176086 | Hiltunen | Aug 2007 | A1 |
20070196948 | Trezza | Aug 2007 | A1 |
20080009102 | Yang et al. | Jan 2008 | A1 |
20080018662 | Gazeley | Jan 2008 | A1 |
20080023545 | Feng et al. | Jan 2008 | A1 |
20080023809 | Wu et al. | Jan 2008 | A1 |
20080026583 | Hardy et al. | Jan 2008 | A1 |
20080029879 | Tuckerman et al. | Feb 2008 | A1 |
20080122055 | Perkins et al. | May 2008 | A1 |
20080224192 | England et al. | Sep 2008 | A1 |
Number | Date | Country |
---|---|---|
1905140 | Jan 2007 | CN |
1967852 | May 2007 | CN |
101005091 | Jul 2007 | CN |
1 389 804 | Feb 2004 | EP |
2007-150283 | Jun 2007 | JP |
20030097524 | Dec 2003 | KR |
20040058691 | Jul 2004 | KR |
236074 | Jul 2005 | TW |
236768 | Jul 2005 | TW |
250625 | Mar 2006 | TW |
254460 | May 2006 | TW |
280648 | May 2007 | TW |
280658 | May 2007 | TW |
WO 2006089447 | Aug 2006 | WO |
WO 2007103213 | Sep 2007 | WO |
WO 2007149137 | Dec 2007 | WO |
Entry |
---|
El Gamal, Abbas et al., “CMOS Imgae Sensors”, IEEE Circuits & Devices Magazine, vol. 21, Issue 3, pp. 6-20, May-Jun. 2005. |
Chowdhury, Asif et al., “Challenges of Megapixel Camera Module Assembly and Test”, 2005 Electronic Components and Technology Conference, vol. 2, pp. 1390-1401, May 31-Jun. 3, 2005. |
Brouk, Igor et al., “Design and Characterization of CMOS/SOI Image Sensors”, IEEE Transactions on Electron Devices, vol. 54, No. 3, pp. 468-475, Mar. 2007. |
Lin, Chi-Shao et al., “Analytical Charge Collection and MTF Model for Photodiode-Based CMOS Imagers”, IEEE Transactions on Electron Devices, vol. 49, No. 5, pp. 754-761, May 2002. |
Joy, Tom et al., “Development of a Production-Ready, Back-Illuminated CMOS Image Sensor with Small Pixels”, IEEE International Electron Devices Meeting, pp. 1007-1010, Dec. 10-12, 2007. |
Banerjee, Kaustav et al., “3-D ICs: A Novel Chip Design for Improving Deep-Submicrometer Interconnect Performance and Systems-on-Chip Integration”, Proceedings of the IEEE, vol. 89, No. 5, pp. 602-633, May 2001. |
Al-sarawi, Said et al., “A Review of 3-D Packaging Technology”, IEEE Transactions on Components, Packaging, and Manufacturing Technology—Part B, vol. 21, No. 1, pp. 2-14, Feb. 1998. |
Sharifi, Hasan et al., “Self-Aligned Wafer-Level Integration Technology with High-Density Interconnects and Embedded Passives”, IEEE Transaction on Advanced Packaging, vol. 30, No. 1, pp. 11-18, Feb. 2007. |
Chong, Desmond et al., “Development of a New Improved high Performance Flip chip BGA Package”, 2004 Electronic Components and Technology Conference, vol. 2, pp. 11-18, Jun. 1-4, 2004. |
de Jong, E.C.W. et al., “3D Integration with PCB Technology”, IEEE Applied Power Electronics Conference and Exposition, pp. 857-863, Mar. 19-23, 2006. |
Number | Date | Country | |
---|---|---|---|
20110204462 A1 | Aug 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12213836 | Jun 2008 | US |
Child | 13097085 | US |