Claims
- 1. A method for making an opening in a layer of a first material of a semiconductor device, comprising the steps of:providing said layer of said first material; forming a layer of a second material over said layer of said first material, said second material being photoresist; removing a portion of said layer of said second material to form a photoresist mask over said layer of said first material; silylating said photoresist mask to form a top silylated portion and a sidewall silylated portion; forming a layer of a third material over said top silylated portion, over said sidewall silylated portion and over an exposed portion of said layer of said first material; removing a portion of said layer of said third material; removing said top and sidewall silylated portions; and removing a portion of said layer of said first material to form said opening.
- 2. The method of claim 1, wherein said third material is photoresist.
- 3. The method of claim 1, further comprising the step of:after removing said portion of said layer of said first material, removing said layer of said second material and said layer of said third material.
- 4. The method of claim 1, wherein said first material comprises a dielectric.
- 5. The method of claim 1, wherein said first material comprises an oxide.
- 6. A method for making a programmable resistance memory element, comprising the steps of:providing a layer of a conductive material; forming a layer of a first material over said layer of said conductive material; forming a layer of a second material over said layer of said first material, said second material being photoresist; removing a portion of said layer of said second material to form a photoresist mask over said layer of said first material; silylating said photoresist mask to form a top silylated portion and a sidewall silylated portion; forming a layer of a third material over said top silylated portion, over said sidewall silylated portion and over an exposed portion of said layer of said first material; removing a portion of said layer of said third material; removing said top and sidewall silylated portions; removing a portion of said layer of said first material to form an opening in said layer of said first material; and depositing a programmable resistance material into said opening, said programmable resistance material in communication with said layer of said conductive material.
- 7. The method of claim 6, wherein said third material is photoresist.
- 8. The method of claim 6, further comprising the step of:after removing said portion of said layer of said first material, removing said layer of said second material and said layer of said third material.
- 9. The method of claim 6, wherein said first material comprises a dielectric.
- 10. The method of claim 6, wherein said first material comprises an oxide.
- 11. The method of claim 6, wherein said providing said layer of said conductive material comprising the steps of:providing a first dielectric material; forming a sidewall surface in said first dielectric material; forming said layer of said conductive material over said sidewall surface; forming a second dielectric material over said layer of said first conductive material wherein an edge of said layer of said conductive material is exposed.
- 12. The method of claim 6, wherein said layer of said conductive material is a sidewall spacer or a sidewall liner.
- 13. The method of claim 6, wherein said programmable resistance material comprises a phase change material.
- 14. The method of claim 6, wherein said programmable resistance material comprises a chalcogen element.
RELATED APPLICATION INFORMATION
This application is a continuation-in-part of U.S. patent application Ser. No. 09/891,551 filed on Jun. 26, 2001 now U.S. Pat. No. 6,589,714.
US Referenced Citations (4)
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
09/891551 |
Jun 2001 |
US |
| Child |
10/072324 |
|
US |