Claims
- 1. A method for producing a semiconductor device comprising a device separation region and an active region, the method comprising the steps of:forming the device separation region on a silicon substrate from a material which substantially withstands silicon etching; sequentially forming a gate insulation film, a gate electrode, and a gate electrode lateral wall insulation film; coating a polycrystalline silicon film having a thickness which is larger than a distance between the gate electrode and the device separation region along a direction perpendicular to a longitudinal direction of the gate electrode; and performing an anisotropic etching until the polycrystalline silicon film above the gate electrode is substantially removed.
- 2. A method according to claim 1, further comprising an ion implantation step of introducing an impurity to form the source/drain region, the impurity becoming one of a donor and an acceptor, andwherein the gate electrode is formed by the introduction of the impurity to become the one of a donor and an acceptor; and the introduction of the impurity to become the one of a donor or an acceptor for the gate electrode and the source/drain region is performed simultaneously by ion implantation.
- 3. A method for producing a semiconductor device comprising the steps of:forming a device separation region on a silicon substrate from a material which substantially withstands silicon etching; sequentially forming a gate insulation film, a gate electrode, and a gate electrode lateral wall insulation film; coating a polycrystalline silicon film; performing an anisotropic etching until the polycrystalline silicon film above the gate electrode is substantially removed; and removing a portion of the polycrystalline silicon film, the polycrystalline silicon film having been formed on a lateral wall of the gate electrode with the gate electrode lateral wall insulation film being interposed between the polycrystalline silicon film and the lateral wall of the gate electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-185492 |
Jun 1998 |
JP |
|
Parent Case Info
This application is a divisional of Application No. 09/917,954, filed on Jul. 31, 2001, U.S. Pat. No. 6,515,340, which is a division of application Ser. No. 09/345,414 filed Jun. 30, 1999, now U.S. Pat. No. 6,291,861, the entire contents of which are hereby incorporated by reference and for which priority is claimed under 35 U.S.C. §120; and this application claims priority of Application No. 10-185492 filed in Japan on Jun. 30, 1998 under 35 U.S.C. §119.
US Referenced Citations (4)
Foreign Referenced Citations (5)
Number |
Date |
Country |
61196577 |
Aug 1986 |
JP |
6196687 |
Jul 1994 |
JP |
878671 |
Mar 1996 |
JP |
2576506 |
Nov 1996 |
JP |
10-335660 |
Dec 1998 |
JP |