Claims
- 1. A method of bonding a semiconductor die without an ESD circuit and a separate ESD circuit to an external lead wherein said method comprising:
bonding said external lead to said separate ESD circuit; and then bonding said separate ESD circuit to said semiconductor die.
- 2. The method of claim 1 further comprising the step of packaging said die and said circuit in a single package.
- 3. The method of claim 2 wherein said external lead is bonded to said ESD circuit and to said semiconductor die.
- 4. The method of claim 3 further comprising a chip carrier, said carrier having a first surface having said external lead, and a second surface opposite said first surface and an aperture between said first surface and said second surface;
said semiconductor die having a mounting surface with a mounting pad thereon; said mounting surface facing said second surface with said mounting pad in said aperture; said ESD circuit on said mounting surface in said aperture; and wherein said external lead is bonded to said ESD circuit in said aperture and to said mounting pad in said aperture.
- 5. The method of claim 4 wherein said semiconductor die is a memory die, said die being substantially rectilinear in shape with a plurality of rows having a plurality of mounting pads thereon substantially in the middle of said rectilinear shape.
- 6. The method of claim 5 wherein a plurality of ESD circuits are mounted on a strip.
- 7. The method of claim 6 further comprising mounting said strip of ESD circuits to said mounting surface of said semiconductor die, adjacent to said plurality of mounting pads prior to bonding an external lead to one of said ESD circuits.
- 8. A semiconductor device comprising:
a chip carrier having a first surface having a plurality of leads, and a second surface opposite said first surface and an aperture between said first surface and said second surface; a semiconductor die having a mounting surface with a mounting pad thereon; said mounting surface facing said second surface with said mounting pad in said aperture; an ESD circuit on said mounting surface in said aperture; a first electrical connector connecting one of said plurality of leads to said ESD circuit; and a second electrical connector connecting said ESD circuit to said mounting pad.
- 9. The semiconductor device of claim 8 wherein said first electrical connector and said second electrical connector are the same connector.
- 10. The semiconductor device of claim 9 further comprising:
a die adhesive for attaching said semiconductor die to said chip carrier; and a package for encapsulating said ESD circuit and said aperture.
- 11. The semiconductor device of claim 10 wherein said package further encapsulates said die with said chip carrier.
- 12. The semiconductor device of claim 9 wherein said die is substantially rectilinearly shaped with a plurality of rows of mounting pads substantially in the middle of said die.
- 13. The semiconductor device of claim 12 further comprising a plurality of ESD circuits, each mounted on said mounting surface with each ESD circuit substantially adjacent to a mounting pad in said aperture.
- 14. A method of assembling a semiconductor device, said device including a semiconductor die having an integrated circuit with a plurality of rows of mounting pads connecting to said integrated circuit, on a mounting surface, said method comprising:
mounting a strip on said mounting surface, substantially adjacent to said plurality of rows of mounting pads, said strip having a plurality of ESD circuits; bonding an external lead to one of said ESD circuits; and then bonding one of said ESD circuits having said external lead bonded, to one of said mounting pads.
- 15. The method of claim 14 further comprising the step of:
mounting said semiconductor die on a chip carrier, said chip carrier having a first surface with a plurality of external leads, a second surface, opposite said first surface, and an aperture between said first surface and said second surface; said die mounted with said mounting surface facing said second surface and said mounting pads in said aperture.
- 16. The method of claim 15 wherein said semiconductor die is mounted on said chip carrier before said strip is mounted on said die.
- 17. The method of claim 15 wherein said semiconductor die with said strip mounted thereon is mounted on said chip carrier with said ESD circuits in said aperture.
- 18. The method of claim 15 wherein said external lead is bonded to one of said ESD circuits and said same external lead is bonded to one of said mounting pads.
- 19. The method of claim 8 wherein said integrated circuit is a memory circuit.
- 20. A semiconductor device comprising:
a semiconductor die having an input pad for receiving an input signal; an ESD circuit electrically connected to said input pad; a terminating resistor switchably connected to said input pad; said ESD circuit and said resistor external to said die; said ESD circuit, said resistor and said die packaged in a single package; and an external lead connected to said input pad.
- 21. The device of claim 20 wherein said resistor is switchably connected to said input pad in response to a control signal.
- 22. The device of claim 20 wherein said resistor is switchably connected to said input pad through a fuse.
- 23. The device of claim 20 wherein said terminating resistor is made of thin film.
- 24. The device of claim 20 wherein said semiconductor die is a memory circuit.
- 25. The device of claim 24 wherein said memory circuit is a DRAM, double data rate (DDR) circuit.
- 26. The device of claim 25 wherein said resistor is switchably connected to said input pad in response to the performance of said DDR circuit.
Parent Case Info
[0001] This non-provisional application claims the priority of a Provisional Application Serial No. 60/358,17 filed on Feb. 20, 2002 and a Provisional Application Serial No. 60/380,033 filed on May 6, 2002, whose disclosures are incorporated herein in their entirety by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60380033 |
May 2002 |
US |