Claims
- 1. A method for providing a known good die comprising:
providing a tested integrated circuit package including a die having at least one bonding location on an upper surface of the die and a corresponding lead extending from the bonding location; removing an upper portion of the integrated circuit package to expose the bonding location; and removing the lead thereby leaving the die and exposed bonding location to provide a known good die.
- 2. The method of claim 1 where the die has a backside and further comprising removing a backside portion of the integrated circuit package to expose the backside of the die.
- 3. The method of claim 1 further comprising disposing a contact pad on the bonding location.
- 4. The method of claim 1 where the die includes a bonding wire connecting a bonding ball to an exterior lead and where removing the lead comprises removing the bonding wire and the exterior lead.
- 5. The method of claim 1 where the bonding location includes a bonding ball and where removing an upper portion of the integrated circuit comprises removing an upper portion of the bonding ball to provide a flattened bonding location at the position of the bonding ball.
- 6. The method of claim 5 further comprising disposing a contact pad on the flattened bonding location.
- 7. The method of claim 1 where providing a tested integrated circuit package comprises providing a thin small outline integrated circuit package (TSOP).
- 8. The method of claim 1 where providing a tested integrated circuit package comprises providing a packaged flash memory integrated circuit.
- 9. The method of claim 8 where providing a packaged integrated circuit comprises providing a thin small outline packaged (TSOP) flash memory integrated circuit.
- 10. The method of claim 1 where removing an upper portion of the integrated circuit package comprises grinding away the upper portion of the integrated circuit package.
- 11. The method of claim 1 where removing the lead comprises dicing the thinned integrated circuit package to leave a framed die.
- 12. A known good die fabricated by providing a tested integrated circuit package including a die having at least one bonding location on an upper surface of the die and a corresponding lead extending from the bonding location, an upper portion of the integrated circuit package being removed to expose the bonding location, and the lead removed to leave the die and exposed bonding location.
- 13. The known good die of claim 12 where the die has a backside and where a backside portion of the integrated circuit package has been removed to expose the backside of the die.
- 14. The known good die of claim 12 further comprising a contact pad disposed on the bonding location.
- 15. The known good die of claim 12 where the die includes a bonding wire connecting a bonding ball to an exterior lead and where the bonding wire and the exterior lead has been removed.
- 16. The known good die of claim 12 where the bonding location includes a bonding ball and where an upper portion of the bonding ball has been removed to provide a flattened bonding location at the position of the bonding ball.
- 17. The known good die of claim 16 further comprising a contact pad disposed on the flattened bonding location.
- 18. The known good die of claim 12 where the tested integrated circuit package comprises a thin small outline integrated circuit package (TSOP).
- 19. The known good die of claim 1 where the tested integrated circuit package comprises a packaged integrated circuit.
- 20. The known good die of claim 8 where a packaged flash memory integrated circuit comprises a thin small outline packaged (TSOP) flash memory integrated circuit.
- 21. The known good die of claim 12 where an upper portion of the integrated circuit package has been ground away the upper portion of the integrated circuit package.
- 22. The known good die of claim 12 where the lead is removed by dicing the thinned integrated circuit package to leave a framed die.
RELATED APPLICATIONS
[0001] The present application is related to U.S. Provisional Patent Application serial No. 60/346,494, filed on Jan. 9, 2002, which is incorporated herein by reference and to which priority is claimed pursuant to 35 USC 119, and is a continuation-in-part of U.S. patent application Ser. No. 09/770,864, filed on Jan. 26, 2001, which application is pending and herein incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60346494 |
Jan 2002 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09770864 |
Jan 2001 |
US |
Child |
10338974 |
Jan 2003 |
US |