1. Technical Field
This invention relates to methods of forming field effect transistors, and to methods of forming field effect transistor gates and gate lines.
2. Background of the Invention
Semiconductor processors continue to strive to reduce the size of individual electronic components, thereby enabling smaller and denser integrated circuitry. One typical circuitry device is a field effect transistor. Typically, such includes opposing semiconductive source/drain regions of one conductivity type having a semiconductive channel region of opposite conductivity type therebetween. A gate construction is received over the channel region. Such includes a conductive region having a thin dielectric layer positioned between the conductive region and the channel region. Current can be caused to flow between the source/drain regions through the channel region by applying a suitable voltage to the gate.
In some cases, the channel region is composed of a background doped semiconductive substrate, including doped well material thereof, which is also received immediately beneath the opposite type doped source/drain regions. This results in a parasitic capacitance developing between the bulk substrate/well and the source/drain regions. This can adversely affect speed and device operation, and becomes an increasingly adverse factor as device dimensions continue to decrease. Further adverse factors associated with smaller and denser field effect transistor fabrication include source/drain leakage to the substrate, conducting etch stops on very thin gate dielectric layers, and forming contacts with multi-level alignment.
While the invention was motivated in addressing the above issues, it is in no way so limited. The invention is only limited by the accompanying claims as literally worded (without interpretative or other limiting reference to the above background art description, remaining portions of the specification or the drawings) and in accordance with the doctrine of equivalents.
The invention includes methods of forming field effect transistors and methods of forming field effect transistor gates and gate lines. In one implementation, a method of forming a field effect transistor includes etching an opening into source/drain area of a semiconductor substrate. The opening has a base comprising semiconductive material. After the etching, insulative material is formed within the opening over the semiconductive material base. The insulative material less than completely fills the opening and has a substantially uniform thickness across the opening. Semiconductive source/drain material is formed within the opening over the insulative material within the opening. A transistor gate is provided operatively proximate the semiconductive source/drain material.
In one implementation, a method of forming a field effect transistor having a conductive gate received over a gate dielectric and having lightly doped drain regions formed within semiconductive material includes doping the semiconductive material effective to form the lightly doped drain regions prior to forming any conductive gate material for the transistor gate.
In one implementation, a method of forming a field effect transistor having a conductive gate received over a gate dielectric and having lightly doped drain regions formed within semiconductive material includes doping the semiconductive material effective to form the lightly doped drain regions prior to forming any gate dielectric material for the transistor gate.
In one implementation, a method of forming field effect transistor gate lines over a semiconductor substrate includes forming active area and field isolation trenches within semiconductive material of a semiconductor substrate. Trench isolation material is deposited over the substrate within the trenches. The trench isolation material includes portions that project outwardly of the isolation trenches. A plurality of gate line trenches are etched into at least those portions of the trench isolation material that project outwardly of the isolation trenches. Conductive gate material is formed within the gate line trenches and over the active area.
In one implementation, a method of forming a field effect transistor gate over a semiconductor substrate includes forming an active area and a field isolation trench within semiconductive material of a semiconductor substrate. Trench isolation material is deposited over the substrate within the trench. The trench isolation material includes a portion that projects outwardly of the isolation trench. The portion has an outermost planar surface. A transistor gate construction is formed operably over the active area. The gate construction includes conductive material having an outermost planar surface at least over said active area and which is coplanar with that of the trench isolation material.
In one implementation, a method of forming a field effect transistor having elevated source/drains on a substrate constituting part of a final circuit construction includes forming elevated source/drain material of the transistor prior to depositing an outermost portion of trench isolation material received within an isolation trench and constituting a portion of the final circuit construction.
In one implementation, a method of forming a field effect transistor having elevated source/drains on a substrate includes forming elevated source/drain material of the transistor prior to final patterning which defines outlines of the active area and field isolation.
Other aspects and implementations are contemplated.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
Preferred methods of forming field effect transistors are described with reference to
An oxide layer 14, such as silicon dioxide, is formed over bulk silicon substrate 12 to form a pad/protection oxide layer. Such could be formed by any technique, such as thermally oxidizing the outer surface of substrate 12 in a steam ambient at 800° C. to 1100° C. for from one minute to 120 minutes to form a substantially undoped silicon dioxide layer 14 to an exemplary thickness of from 40 Angstroms to 200 Angstroms. Another layer 16 is formed thereover, for instance silicon nitride, by chemical vapor deposition, for example. Collectively, layers 14 and 16 can be considered as a sacrificial masking layer formed as part of semiconductor substrate 10.
Referring to
Referring to
Referring to
Referring to
The exposed semiconductive material surfaces in
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Preferably as shown, such forms gates 60 within gate line trenches 50 which have outermost planar conductive surfaces 62 which are coplanar with outermost planar surfaces 48 of projecting portions 47 of insulative isolation material 46. Such also forms the conductive material of gates 60 to have a thickness “A” over immediately underlying material which is greater over active area 41 than a thickness “B” over trench isolation material 46.
Such provides but one example of providing a transistor gate operatively proximate conductive source/drain material 36, and as shown between such material for individual transistors. Such also provides an example where the source/drain material forms preferred elevated source/drains of the field effect transistors being fabricated. Such also provides but one example of forming a transistor gate construction operably over the active area for the field effect transistor, with the gate construction comprising conductive material having an outermost planar surface at least over the active area which is coplanar with that of the trench isolation material.
In accordance with but one aspect of the invention, the above processing describes but one exemplary method of forming a field effect transistor having a conductive gate received over a gate dielectric and having lightly doped drain regions formed within semiconductive material. Such method includes doping the semiconductive material effective to form the lightly doped drain regions prior to forming any conductive gate material for the transistor gate being formed. Of course, any of the above or subsequently-described processing can be conducted relative to both bulk semiconductive material or relative to other semiconductor constructions, for example semiconductor-on-insulator circuitry, as well as any other circuitry, whether existing or yet-to-be developed. Further, unless literally precluded by specific claim language for a claim under analysis, various aspects of the above and below described processing can be conducted with any sort of field isolation, and not limited necessarily to trench field isolation.
In accordance with one preferred aspect of the invention, at least some of the field isolation material is formed after doping to form the lightly doped drain regions, for example the material 46 described above. Further preferably, source/drain material is provided in contact with insulating material thereunder after doping to form the lightly doped drain regions, preferably by depositing such source/drain material. However, the formation of insulative material by other techniques, for example ion implantation, is contemplated also, unless otherwise precluded from claim language of a claim under analysis.
In another considered aspect, the invention constitutes a method of forming a field effect transistor having a conductive gate received over a gate dielectric and having lightly doped drain regions formed within semiconductive material, where the method includes doping the semiconductive material effective to form the lightly doped drain regions prior to forming any gate dielectric material for the transistor gate.
Further in but one aspect of the invention, the invention contemplates a method of forming a field effect transistor having elevated source/drains on a substrate constituting part of a final circuit construction. Such a method includes forming elevated source/drain material of the transistor prior to depositing an outermost portion of trench isolation material received within an isolation trench and constituting a portion of the final circuit construction. By way of example only, an exemplary outermost portion of trench isolation material includes material 46, as initially described in
Further by way of example only, the invention contemplates a method of forming a field effect transistor having elevated source/drains on a substrate, which includes forming elevated source/drain material of the transistor prior to the final patterning that defines outlines of the active area and field isolation. By way of example only, such final patterning is depicted in
Further in another preferred aspect with respect to the above, the elevated source/drain material is formed within the openings in the bulk semiconductive material of a bulk semiconductor substrate, as described in connection with the preferred embodiment.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
This patent resulted from a divisional application of U.S. patent application Ser. No. 11/000,809, filed Nov. 30, 2004, entitled “Method of Forming a Field Effect Transistor”, naming Sanh D. Tang, Michael P. Violette and Robert Burke as inventors, which resulted from a divisional application of U.S. patent application Ser. No. 10/222,326, filed Aug. 15, 2002, entitled “Method of Forming a Field Effect Transistor”, naming Sanh D. Tang, Michael P. Violette and Robert Burke as inventors, the disclosures of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4523213 | Konaka et al. | Jun 1985 | A |
4530149 | Jastrzebski et al. | Jul 1985 | A |
4829018 | Wahlstrom | May 1989 | A |
5013680 | Lowrey et al. | May 1991 | A |
5122848 | Lee et al. | Jun 1992 | A |
5308782 | Mazure et al. | May 1994 | A |
5312782 | Miyazawa | May 1994 | A |
5340754 | Witek et al. | Aug 1994 | A |
5512517 | Bryant | Apr 1996 | A |
5627097 | Venkatesan et al. | May 1997 | A |
5674760 | Hong | Oct 1997 | A |
5712173 | Liu et al. | Jan 1998 | A |
5736435 | Venkatesan et al. | Apr 1998 | A |
5760442 | Shigyo et al. | Jun 1998 | A |
5793082 | Bryant | Aug 1998 | A |
5846862 | May et al. | Dec 1998 | A |
5856225 | Lee et al. | Jan 1999 | A |
5866459 | Naem et al. | Feb 1999 | A |
5908313 | Chau et al. | Jun 1999 | A |
5909618 | Forbes et al. | Jun 1999 | A |
5918134 | Gardner et al. | Jun 1999 | A |
5943575 | Chung | Aug 1999 | A |
5963469 | Forbes | Oct 1999 | A |
5972758 | Liang | Oct 1999 | A |
5977579 | Noble | Nov 1999 | A |
5990536 | Lau et al. | Nov 1999 | A |
6027975 | Hergenrother et al. | Feb 2000 | A |
6040212 | Kim | Mar 2000 | A |
6040249 | Holloway | Mar 2000 | A |
6054355 | Inumiya et al. | Apr 2000 | A |
6060749 | Wu | May 2000 | A |
6072209 | Noble et al. | Jun 2000 | A |
6091117 | Shiozawa et al. | Jul 2000 | A |
6150687 | Noble et al. | Nov 2000 | A |
6156589 | Noble | Dec 2000 | A |
6174754 | Lee et al. | Jan 2001 | B1 |
6180494 | Manning | Jan 2001 | B1 |
6191470 | Forbes et al. | Feb 2001 | B1 |
6200836 | Yoo | Mar 2001 | B1 |
6204138 | Krishnan et al. | Mar 2001 | B1 |
6229187 | Ju | May 2001 | B1 |
6245636 | Maszara | Jun 2001 | B1 |
6261878 | Doyle et al. | Jul 2001 | B1 |
6274913 | Brigham et al. | Aug 2001 | B1 |
6278161 | Back et al. | Aug 2001 | B1 |
6281082 | Chen et al. | Aug 2001 | B1 |
6300199 | Reinberg | Oct 2001 | B1 |
6300219 | Doan et al. | Oct 2001 | B1 |
6323524 | May et al. | Nov 2001 | B1 |
6358798 | Chen | Mar 2002 | B1 |
6372562 | Matsumoto | Apr 2002 | B1 |
6372583 | Tyagi | Apr 2002 | B1 |
6372615 | Back et al. | Apr 2002 | B2 |
6376286 | Ju | Apr 2002 | B1 |
6388294 | Radens et al. | May 2002 | B1 |
6391726 | Manning | May 2002 | B1 |
6420767 | Krishnan et al. | Jul 2002 | B1 |
6424011 | Assaderaghi et al. | Jul 2002 | B1 |
6429124 | Tang et al. | Aug 2002 | B1 |
6465852 | Ju | Oct 2002 | B1 |
6479866 | Xiang | Nov 2002 | B1 |
6498062 | Durcan et al. | Dec 2002 | B2 |
6514809 | Xiang | Feb 2003 | B1 |
6544874 | Mandelman et al. | Apr 2003 | B2 |
6573136 | Hummler | Jun 2003 | B1 |
6599789 | Abbott et al. | Jul 2003 | B1 |
6617202 | Lee | Sep 2003 | B2 |
6624032 | Alavi et al. | Sep 2003 | B2 |
6649460 | Leobandung | Nov 2003 | B2 |
6696746 | Farrar et al. | Feb 2004 | B1 |
6716687 | Wang | Apr 2004 | B2 |
6762447 | Mandelman et al. | Jul 2004 | B1 |
6780691 | Cha et al. | Aug 2004 | B2 |
6828630 | Park et al. | Dec 2004 | B2 |
6844591 | Tran | Jan 2005 | B1 |
6849893 | Sommer | Feb 2005 | B2 |
6891228 | Park et al. | May 2005 | B2 |
6936507 | Tang et al. | Aug 2005 | B2 |
6977413 | Hofmann et al. | Dec 2005 | B2 |
6987291 | Abbott et al. | Jan 2006 | B2 |
7060546 | Hsu et al. | Jun 2006 | B2 |
7071043 | Tang et al. | Jul 2006 | B2 |
7118950 | Tang et al. | Oct 2006 | B2 |
7119384 | Popp et al. | Oct 2006 | B2 |
7122425 | Chance et al. | Oct 2006 | B2 |
7153731 | Abbott et al. | Dec 2006 | B2 |
7153746 | Moore et al. | Dec 2006 | B2 |
7157778 | Moore | Jan 2007 | B2 |
7214621 | Nejad et al. | May 2007 | B2 |
7244659 | Tang et al. | Jul 2007 | B2 |
7262089 | Abbott et al. | Aug 2007 | B2 |
7282401 | Juengling | Oct 2007 | B2 |
7285812 | Tang et al. | Oct 2007 | B2 |
7349232 | Wang et al. | Mar 2008 | B2 |
7384849 | Parekh et al. | Jun 2008 | B2 |
7432166 | Sandhu et al. | Oct 2008 | B2 |
7459757 | Sandhu et al. | Dec 2008 | B2 |
7465616 | Tang et al. | Dec 2008 | B2 |
7470576 | Tang et al. | Dec 2008 | B2 |
7494909 | Ju et al. | Feb 2009 | B2 |
7659560 | Tang et al. | Feb 2010 | B2 |
20020001891 | Kim et al. | Jan 2002 | A1 |
20020098657 | Alavi et al. | Jul 2002 | A1 |
20030008438 | Abbott et al. | Jan 2003 | A1 |
20030015766 | Abbott et al. | Jan 2003 | A1 |
20040033646 | Tang et al. | Feb 2004 | A1 |
20040033668 | Cha et al. | Feb 2004 | A1 |
20040129979 | Park et al. | Jul 2004 | A1 |
20040212024 | Oh et al. | Oct 2004 | A1 |
20050040465 | Park et al. | Feb 2005 | A1 |
20050095756 | Tang et al. | May 2005 | A1 |
20050095767 | Tang et al. | May 2005 | A1 |
20050101075 | Tang et al. | May 2005 | A1 |
20050106795 | Tang et al. | May 2005 | A1 |
20050112811 | Hsu et al. | May 2005 | A1 |
20060258107 | Tang et al. | Nov 2006 | A1 |
20070105323 | Tang et al. | May 2007 | A1 |
20080070356 | Brown et al. | Mar 2008 | A1 |
20080311719 | Tang et al. | Dec 2008 | A1 |
20090140439 | Ju et al. | Jun 2009 | A1 |
Number | Date | Country |
---|---|---|
401028876 | Jan 1989 | JP |
Entry |
---|
Wolf et al., “Ion Implantation for ULSI”, Silicon Processing for the VLSI Era, vol. 1, Second Edition, 2000, pp. 421-423. |
Wolf et al., “Silicon Epitaxial Film Growth”, Process Technology, vol. 1, Silicon Processing for te VLSI Era, 1986, pp. 1240-160. |
Number | Date | Country | |
---|---|---|---|
20080311719 A1 | Dec 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11000809 | Nov 2004 | US |
Child | 12191119 | US | |
Parent | 10222326 | Aug 2002 | US |
Child | 11000809 | US |