Claims
- 1. A process for forming an improved solder interconnection on a semiconductor device and supporting substrate that is resistant to thermal migration of metal atoms in the interconnection, comprising
- forming a solder wettable pad structure on the device that is in electrical contact with a device element by (a) depositing a layer of chromium on the surface of the device, (b) depositing a first layer of phased copper-chromium over said layer of chromium, (c) depositing a first layer of copper over said layer of phased copper-chromium, (d) depositing a second phased chromium-copper layer over the said first copper layer, and (e) depositing a second layer of copper over said second phased chromium-copper layer,
- depositing a thick layer of solder over the resultant pad structure,
- placing the device on a supporting substrate provided with a corresponding solder wettable pad,
- heating to join said pad on the device to the pad on the substrate.
- 2. The process of claim 1 wherein the solder in said solder layer includes a significant amount of indium.
- 3. The process of claim 2 wherein the solder in said solder layer is a mixture of indium and lead.
- 4. The process of claim 3 wherein the solder in said solder layer contains approximately 50% indium and 50% lead.
- 5. The process of claim 1 wherein said first copper layer of said pad has a thickness in the range of 5000 to 10,000 A.
- 6. The process of claim 1 wherein said layer of solder has a thickness in the range of 2 to 6 mils.
Parent Case Info
This is a division of application Ser. No. 53,463, filed June 29, 1979, now U.S. Pat. No. 4,290,079.
US Referenced Citations (6)
Non-Patent Literature Citations (2)
Entry |
Manko, H. H., Solders and Soldering, N.Y., McGraw-Hill, 1964, pp. 100-104. |
Totta, P. and Sopher, R. "SLT Device Metallurgy and Its Monolithic Extension," IBM Journal of Research and Development, vol. 13, No. 3, (May 1969), pp. 226-238. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
53463 |
Jun 1979 |
|