Claims
- 1. A method for making a transistor comprising the steps of:
- providing a first semiconductor region of a first conductivity type;
- providing a second semiconductor region of said first conductivity type on said first region, said second region having a first portion having a dopant concentration less than the dopant concentration of said first region;
- forming a first groove in said second region;
- extending said first groove to at least said first region;
- forming a first insulator on the bottom but not on the sidewalls of said first groove;
- forming a second insulator over the bottom and sidewalls of said first groove; and
- forming a first conductor in said groove.
- 2. The method of claim 1 wherein the first conductor comprises a gate of said transistor.
- 3. The method of claim 1 wherein the first semiconductor region comprises a source/drain region of said transistor, and the second semiconductor region comprises a source/drain region of said transistor.
- 4. A method for making a transistor comprising the steps of:
- providing a first semiconductor region of a first conductivity type;
- providing a second semiconductor region of said first conductivity type on said first region, said second region having a dopant concentration less than the dopant concentration of said first region;
- providing on the second region a third semiconductor region of a second conductivity type opposite to the first conductivity type;
- providing a fourth semiconductor region of the first conductivity type on the third region;
- forming a groove in said fourth, third and second regions;
- extending said groove to at least said first region;
- forming a first insulator on the bottom but not on the sidewalls of said groove;
- forming a second insulator over the bottom and sidewalls of said groove; and
- forming a conductor in said groove.
- 5. The method of claim 4 wherein the conductor comprises a gate of said transistor.
- 6. The method of claim 4 wherein the first semiconductor region comprises a source/drain region of said transistor, and the fourth semiconductor region comprises a source/drain region of said transistor.
Parent Case Info
This application is a division of application Ser. No. 07/910,864, filed Jul. 8, 1992 now U.S. Pat. No. 5,298,781, which is a division of application Ser. No. 07,107,725, filed Oct. 8, 1987, now U.S. Pat. No. 5,164,325.
US Referenced Citations (21)
Foreign Referenced Citations (6)
Number |
Date |
Country |
2803431 |
Aug 1979 |
DEX |
55-65463 |
May 1980 |
JPX |
56-74960 |
Jan 1981 |
JPX |
120647 |
Jan 1989 |
JPX |
251279 |
Feb 1990 |
JPX |
2085656 |
Apr 1982 |
GBX |
Non-Patent Literature Citations (1)
Entry |
C. P. Ho et al., "Si/Si02 Interface Oxidation Kinetics; a Physical Model for the Influence of High Substrate Doping Levels", J. Electrochem. Soc., Sep., 1979, pp. 1523-1530. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
910864 |
Jul 1992 |
|
Parent |
107725 |
Oct 1987 |
|