Claims
- 1. A method of manufacturing a nonvolatile semiconductor memory device comprising the steps of:
- forming source and drain regions on a surface region of a semiconductor substrate;
- forming a first insulation film on a channel region located between the source and drain regions;
- forming a first gate electrode on the first insulation film;
- forming a second insulation film on the first gate electrode;
- forming a second gate electrode on the second insulation film;
- forming a third insulation film and a fourth insulation film on the substrate and on the second gate electrode;
- forming contact holes extending to the source and drain regions; and
- forming a first wiring layer on the third and fourth insulation films and in contact with the source and drain regions within the contact holes;
- forming a fifth insulation film on the fourth insulation film and the wiring layer;
- planarizing a surface of the fifth insulation film; and
- forming a sixth, substantially planar mobile ion gettering insulation film on the fifth insulation film.
- 2. The method of manufacturing a nonvolatile semiconductor memory device according to claim 1, wherein the fifth insulation film contains phosphorus.
- 3. The method of manufacturing a nonvolatile semiconductor memory device according to claim 1, wherein the fifth insulation film is formed at a low temperature which does not exceed the melting point of the wiring layer positioned below the fifth insulation layer.
- 4. The method of manufacturing a nonvolatile semiconductor memory device according to claim 1, wherein the step of planarizing the surface of the fifth insulation film includes the steps of forming a resist layer on the fifth insulation layer and etching back the resist layer and the fifth insulation film.
- 5. The method of manufacturing a nonvolatile semiconductor memory device according to claim 4, wherein the step of planarizing the surface of the fifth insulation film further includes the step of forming a seventh insulation film on an etched back surface.
- 6. The method of manufacturing a nonvolatile semiconductor memory device according to claim 1, wherein an inorganic coating film is used for forming the fifth insulation film.
- 7. The method of manufacturing a nonvolatile semiconductor memory device according to claim 1, wherein an organic coating film is used for forming the fifth insulation film.
- 8. The method of manufacturing a nonvolatile semiconductor memory device according to claim 1, wherein the sixth insulating film contains phosphorous.
- 9. A method of manufacturing a nonvolatile semiconductor memory device comprising the steps of:
- forming a first insulation film on a surface of a semiconductor substrate;
- forming a first conductive film on said first insulation film;
- forming a second insulation film on said first conductive film;
- forming a second conductive film on said second insulation film;
- patterning said first and second insulation films and said first and second conductive films to form a gate electrode structure including first and second gate electrodes;
- implanting ions into said semiconductor substrate using said gate electrode structure as a mask to form source and drain regions;
- forming a third insulation film on the resulting structure;
- forming a fourth insulation film on said third insulation film;
- removing portions of said third and fourth insulation films to expose one of said source or drain regions;
- forming a wiring layer on the resulting structure;
- forming a fifth insulation film on said wiring layer;
- planarizing an upper surface of said fifth insulation film; and
- forming a sixth, substantially planar, mobile ion gettering insulation film on the planarized fifth insulation film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-119950 |
May 1990 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/695,016, filed May 3, 1991 now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (8)
Number |
Date |
Country |
0056456 |
Apr 1983 |
JPX |
0191336 |
Oct 1984 |
JPX |
0014444 |
Jan 1987 |
JPX |
0219923 |
Sep 1987 |
JPX |
0098245 |
Apr 1989 |
JPX |
1-171229 |
Jul 1989 |
JPX |
2-079477 |
Mar 1990 |
JPX |
2-122570 |
May 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Adams et al., "Planarization of Phosphorus Doped Silicon dioxide" J. of Electrochem Soc. Feb. 1981 pp. 423-429. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
695016 |
May 1991 |
|