1. Field of the Invention
The present invention generally relates to the field of semiconductor transistor devices, and more particularly to a method of manufacturing semiconductor NMOS and PMOS transistor devices having improved saturation current and performance.
2. Description of the Prior Art
High-speed metal-oxide-semiconductor (MOS) transistor devices have been proposed in which a strained silicon (Si) layer, which has been grown epitaxially on a Si wafer with a silicon germanium (SiGe) layer disposed therebetween, is used for the channel area. In this type of strained Si-FET, a biaxial tensile strain occurs in the silicon layer due to the SiGe which has a larger lattice constant than Si, and as a result, the Si band structure alters, the degeneracy is lifted, and the carrier mobility increases. Consequently, using this strained Si layer for a channel area typically enables a 1.5 to 8-fold speed increase.
In the device 10 illustrated in
Referring to
Referring to
However, prior art techniques involving the deposition of a graded SiGe layer underneath the silicon channel have several drawbacks. The SiGe layer tends to introduce defects, sometimes called threading dislocations, in the silicon, which can impact yields significantly. Also, the graded SiGe layer is deposited across the wafer, making it harder to optimize the NMOS and PMOS transistors separately. And the silicon germanium layer has poor thermal conductivity. Another concern with the conventional approach is that some dopants diffuse more rapidly through the SiGe layer, resulting in a non-optimium diffusion profile in the source/drain regions.
Thus, a need exists in this industry to provide an inexpensive method for making a MOS transistor device having improved functionality and performance.
It is the primary object of the present invention to provide a method of manufacturing a silicon nitride spacer-less semiconductor MOS transistor devices having improved performance.
According to the claimed invention, a method of manufacturing a metal-oxide-semiconductor (MOS) transistor device is disclosed. A semiconductor substrate is provided. A gate dielectric layer is formed on the semiconductor substrate. A gate electrode is formed on the gate dielectric layer. The gate electrode has vertical sidewalls and a top surface. A liner is formed on the vertical sidewalls of the gate electrode. A silicon nitride spacer is formed on the liner. Using the gate electrode and the silicon nitride spacer as an implantation mask, the semiconductor substrate is ion implanted thereby forming a source/drain region of the MOS transistor device. The silicon nitride spacer is removed. After removing the silicon nitride spacer, a silicide layer is formed on the source/drain region.
From one aspect of this invention, a method of manufacturing a metal-oxide-semiconductor (MOS) transistor device is disclosed. A semiconductor substrate is provided. A gate dielectric layer is formed on the semiconductor substrate. A gate electrode is formed on the gate dielectric layer, wherein the gate electrode has vertical sidewalls and a top surface. A liner is formed on the vertical sidewalls of the gate electrode. A silicon nitride layer is deposited on the liner. The silicon nitride layer and the liner is dry etched back, and the semiconductor substrate is recessed, thereby forming silicon nitride spacer on the vertical sidewalls of the gate electrode and a recessed area next to the silicon nitride spacer. The recessed area is re-filled with a semiconductor material layer. Using the gate electrode and the silicon nitride spacer as an implantation mask, the semiconductor substrate is ion implanted thereby forming a source/drain region of the MOS transistor device. The silicon nitride spacer is removed. After removing the silicon nitride spacer, a silicide layer is formed on the source/drain region.
From another aspect of this invention, a method of manufacturing a complementary metal-oxide-semiconductor (CMOS) transistor device is disclosed. A semiconductor substrate is provided. The semiconductor substrate has thereon an NMOS region and a PMOS region. First and second gate electrodes are formed in the NMOS region and PMOS region respectively. A liner is formed on the sidewalls of the first and second gate electrodes. A silicon nitride spacer is formed on the liner. N type dopants and P type dopants are ion implanted into the semiconductor substrate in the NMOS region and PMOS region respectively, thereby forming a source/drain region. The silicon nitride spacer is removed. After removing the silicon nitride spacer, a silicide layer is formed on the source/drain region.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
Please refer to
The present invention pertains to a method of fabricating MOS transistor devices or CMOS devices of integrated circuits. A method for fabricating a MOS device is demonstrated through
As shown in
The method for forming the intermediate MOS structure depicted in
The method of forming the nitride spacer 32 generally includes the steps of depositing a conformal silicon nitride layer (not shown) on the silicon oxide liner 30; etching back the silicon nitride layer to form the nitride spacer 32 on sidewalls of the gate 12. According the preferred embodiment of this invention, the thickness of the nitride space is between 300-600 angstroms.
Subsequently, a source/drain ion implantation process 60 is carried out to implant dopants into the silicon layer 16 adjacent to the nitride spacer 32, thereby forming source region 18 and drain region 20. It should be noted that the etching of the nitride spacer 32 stops on the silicon oxide liner 30. Therefore, a thin oxide layer 34 of about 30-40 angstroms remains on the source region 18 and drain region 20.
The nitride spacer 32 may be replaced with other suitable materials including, but not limited to, silicon oxy-nitride (SiON) or silicon carbide (SiC).
As shown in
As shown in
In another case, the nitride spacer 32 may be removed by using dry etching methods. For example, the nitride spacer 32 can be removed by using a gas mixture comprising hydrogen fluoride vapor and oxidizing agent such as HNO3, O3, H2O2, HClO, HNO2, O2, H2SO4, Co2, or Br2 at properly controlled process temperatures. In still another case, the nitride spacer 32 may be removed by using anhydrous hydrogen halogenide such as HF or HCl gas.
As shown in
As shown in
Subsequently, a dielectric layer 48 is deposited on the silicon nitride cap layer 46a. The dielectric layer 48 may be made of silicon oxide, doped silicon oxide or other suitable materials such as low-k materials. According to another embodiment of this invention, the dielectric layer 48 is stressed. For example, the dielectric layer 48 is tensile-stressed or compressively stressed. The silicon nitride cap layer 46a also acts as an etching stop layer during subsequent dry etching of the contact holes for alleviating surface damages caused by the etchant substances.
A CMOS process in accordance with a second preferred embodiment is now demonstrated through
The semiconductor substrate may also include a multilayer structure in which at least the top layer thereof is a semiconductor. The method for forming the intermediate MOS structure depicted in
Using suitable implant masks, shallow-junction source extension 17 and shallow-junction drain extension 19 are formed in the silicon layer 16 within the region 1. The source extension 17 and drain extension 19 are separated by N channel 22. In region 2, likewise, shallow-junction source extension 117 and shallow-junction drain extension 119 are formed in the silicon layer 16 and are separated by P channel 122.
The gate dielectric 14 or 114 is formed on the surface of a semiconductor material using a suitable formation step such as for example, depositing the dielectric, a thermal oxidation, nitridation or oxynitridation. Combinations of the aforementioned processes may also be used in forming the gate dielectric. The gate dielectric is an insulating material including an oxide, nitride, oxynitride or any combination thereof. A highly preferred insulating material that may be employed in the present invention as the gate dielectric is nitrided SiO2 or oxynitride.
Although it is preferred to use nitrided SiO2 or oxynitride as the gate dielectric material, the present invention also contemplates using insulating materials, i.e., dielectrics, which have a higher dielectric constant, k, than nitrided SiO2. For example, the gate dielectric may include oxynitride-nitride stack, pure nitride, high-k oxide or oxynitride or respective silicate such as Al2O3, HfO2, ZrO2, HfOxNy, HfSixOyNz.
Preferably, the gate 12 or 112 is made of doped polysilicon. However, the gate is any suitable conductive material such as an alloy of doped silicon, such as silicon-germanium (SiGex) or silicon-carbon (SiCx) and/or other conductive materials including elemental metals (W, Ta, Mo, Ti, Re, Ir, Al, etc.), metal silicides (CoSix, NiSix, WSix, TiSix), metal nitrides (WN, TaN, TiN, TaSiN) and its alloys. The gate material can be in either crystalline, polycrystalline, or amorphous form and may include multiple layers of various conducting materials.
Silicon nitride spacers 32 and 132 are formed on respective sidewalls of the gates 12 and 112. Liners 30 and 130 such as silicon dioxide are interposed between the silicon nitride spacer and the gate. The liners 30 and 130 are typically L shaped and have a thickness of about 30˜120 angstroms. The liners 30 and 130 may further comprise an offset spacer that is known in the art and is thus omitted in the figures.
The method of forming the nitride spacers 32 and 132 generally includes the steps of depositing a conformal silicon nitride layer (not shown) on the silicon oxide liner; dry etching back the silicon nitride layer to form the nitride spacer on sidewalls of the gate. According the preferred embodiment of this invention, the thickness of the nitride space is between 300-600 angstroms. As previously mentioned, the etching of the nitride spacer stops on the silicon oxide liner. Therefore, a thin oxide layers 34 and 134 of about 30-40 angstroms remains on the source region and drain region.
As shown in
As shown in
It is to be understood that the sequence as set forth in
As shown in
After removing the thin oxide layers 34 and 134 on the source/drain region, another etching process such as wet etching, dry etching or vapor-etching method is carried out to completely remove the nitride spacers 32 and 132 from the sidewalls of the gates 12 and 112, respectively, leaving the silicon oxide liners 30 and 130 substantially intact. For example, the nitride spacer may be removed by using hot phosphoric acid solution. The remaining oxide liners has an L-shaped cross-section, and preferably has a thickness of about 30˜120 angstroms.
In another case, the nitride spacers 32 and 132 may be removed by using dry etching methods. For example, the nitride spacer can be removed by using a gas mixture comprising hydrogen fluoride vapor and oxidizing agent such as HNO3, O3, H2O2, HClO, HNO2, O2, H2SO4, Cl2, or Br2 at properly controlled process temperatures. In still another case, the nitride spacer may be removed by using anhydrous hydrogen halogenide such as HF or HCl gas.
As shown in
After removing the silicon nitride spacers, approximately L shaped liners are left. However, this invention is not limited to an L shaped liner. It is to be understood that a mild etching process may be carried out to slightly etch the liner, thereby shrinking its thickness. In another case, the liner may be etched away. In general, the liners 30 and 130 have a thickness of about 0 to 500 angstroms.
A conformal silicon nitride cap layer 46a is deposited on the substrate. Preferably, the silicon nitride cap layer 46a has a thickness of about 30˜2000 angstroms, for example, about 1000 angstroms. The silicon nitride cap layer 46a directly borders the liners 30 and 130 on the sidewalls of the gates 12 and 122 of the NMOS transistor device and the PMOS transistor device, respectively. According to the second preferred embodiment, the silicon nitride cap layer 46a is initially deposited in a first stress status such as a compressive-stressed status (ex. −0.1 Gpa˜−3 Gpa). Thereafter, the silicon nitride cap layer 46a in the region 2 is covered with a mask layer 88.
The stress of the exposed silicon nitride cap layer 46a within the region 1 is altered to a second stress status that is opposite to the first stress status, i.e., a tensile-stressed status (ex. 0.1 Gpa˜−3 Gpa) in this case. By doing this, the channel region 22 is tensile-stressed by the silicon nitride cap layer 46a, while the channel region 122 is compressively stressed by the silicon nitride cap layer 46a, both in the channel direction.
According to the preferred embodiment, the alteration of the stress status of the exposed silicon nitride cap layer 46a within the region 1 is accomplished by using a germanium ion implantation. However, it is to be understood that the alteration of the stress status of the exposed silicon nitride cap layer 46a within the region 1 may be accomplished by using other methods known to those skilled in the art.
As shown in
Thereafter, conventional lithographic and etching processes are carried out to form contact holes 52 in the dielectric layer 48 and in the silicon nitride cap layer 46a. The contact holes 52 communicate with the source/drain regions of the devices. In another case, a contact hole may be formed to communicate with the gate electrode. From one aspect of the present invention, the silicon nitride cap layer 46a acts as an etching stop layer during the dry etching of the contact holes 52 for alleviating surface damages caused by the etchant substances.
A CMOS process in accordance with a third preferred embodiment is now demonstrated through
The semiconductor substrate may also include a multilayer structure in which at least the top layer thereof is a semiconductor. The method for forming the intermediate MOS structure depicted in
Using suitable implant masks, shallow-junction source extension 17 and shallow-junction drain extension 19 are formed in the silicon layer 16 within the region 1. The source extension 17 and drain extension 19 are separated by N channel 22. In region 2, likewise, shallow-junction source extension 117 and shallow-junction drain extension 119 are formed in the silicon layer 16 and are separated by P channel 122.
The gate dielectric 14 or 114 is formed on the surface of a semiconductor material using a suitable formation step such as for example, depositing the dielectric, a thermal oxidation, nitridation or oxynitridation. Combinations of the aforementioned processes may also be used in forming the gate dielectric. The gate dielectric is an insulating material including an oxide, nitride, oxynitride or any combination thereof. A highly preferred insulating material that may be employed in the present invention as the gate dielectric is nitrided SiO2 or oxynitride.
Although it is preferred to use nitrided SiO2 or oxynitride as the gate dielectric material, the present invention also contemplates using insulating materials, i.e., dielectrics, which have a higher dielectric constant, k, than nitrided SiO2. For example, the gate dielectric may include a oxynitride-nitride stack, a pure nitride, a high-k oxide or oxynitride or respective silicate such as Al2O3, HfO2, ZrO2, HfOxNy, HfSixOyNz.
Preferably, the gate 12 or 112 is made of doped polysilicon. However, the gate is any suitable conductive material such as an alloy of doped silicon, such as silicon-germanium (SiGex) or silicon-carbon (SiCx) and/or other conductive materials including elemental metals (W, Ta, Mo, Ti, Re, Ir, Al, etc.), metal silicides (CoSix, NiSix, WSix, TiSix), metal nitrides (WN, TaN, TiN, TaSiN) and its alloys. The gate material can be in either crystalline, polycrystalline, or amorphous form and may include multiple layers of various conducting materials.
The method of forming the nitride spacers 32 and 132 generally includes the steps of depositing a conformal silicon nitride layer (not shown) on the silicon oxide liner; dry etching back the silicon nitride layer and the silicon oxide liner 30 and recessing the silicon layer 16 to a pre-selected depth such as 20˜300 angstroms, to form the nitride spacer on sidewalls of the gate and recessed area 210 and 220 next to the nitride spacers 32 and 132 respectively.
As shown in
As shown in
As shown in
It is to be understood that the sequence as set forth in
As shown in
After removing the thin oxide layers 34 and 134 on the source/drain region, another etching process such as wet etching, dry etching or vapor-etching method is carried out to completely remove the nitride spacers 32 and 132 from the sidewalls of the gates 12 and 112, respectively, leaving the silicon oxide liners 30 and 130 substantially intact. For example, the nitride spacer may be removed by using hot phosphoric acid solution. The remaining oxide liners has an L-shaped cross-section, and preferably has a thickness of about 30˜120 angstroms.
In another case, the nitride spacers 32 and 132 may be removed by using dry etching methods. For example, the nitride spacer can be removed by using a gas mixture comprising hydrogen fluoride vapor and oxidizing agent such as HNO3, O3, H2O2, HClO, HNO2, O2, H2SO4, Cl2, or Br2 at properly controlled process temperatures. In still another case, the nitride spacer may be removed by using anhydrous hydrogen halogenide such as HF or HCl gas.
As shown in
A conformal silicon nitride cap layer 46a is deposited on the substrate. Preferably, the silicon nitride cap layer 46a has a thickness of about 30˜2000 angstroms, for example, about 1000 angstroms. The silicon nitride cap layer 46a directly borders the liners 30 and 130 on the sidewalls of the gates 12 and 122 of the NMOS transistor device and the PMOS transistor device, respectively. According to the second preferred embodiment, the silicon nitride cap layer 46a is initially deposited in a first stress status such as a compressive-stressed status (ex. −0.1 Gpa˜−3 Gpa).
The stress of the exposed silicon nitride cap layer 46a within the region 1 is altered to a second stress status that is opposite to the first stress status, i.e., a tensile-stressed status (ex. 0.1 Gpa˜−3 Gpa) in this case. By doing this, the channel region 22 is tensile-stressed by the silicon nitride cap layer 46a, while the channel region 122 is compressively stressed by the silicon nitride cap layer 46a, both in the channel direction.
According to the preferred embodiment, the alteration of the stress status of the exposed silicon nitride cap layer 46a within the region 1 is accomplished by using a germanium ion implantation. However, it is to be understood that the alteration of the stress status of the exposed silicon nitride cap layer 46a within the region 1 may be accomplished by using other methods known to those skilled in the art.
It is advantageous to use the present invention method because the NMOS transistor is capped with a tensile-stressed silicon nitride cap layer and the PMOS transistor device is capped with a compressive-stressed silicon nitride cap layer. Since the silicon nitride spacers are removed, the stressed silicon nitride cap layer is therefore disposed more closer to the channels 22 and 122 of the devices 10 and 100, respectively, resulting in improved performance in terms of increased saturation current.
It is one important feature of this invention that the gate has no nitride spacer on its sidewalls, and the silicidation or salicidation process is performed after the nitride spacer is removed. By doing this, the silicide layer or salicide layer on the source and drain will not be damaged by the etchant used to etch the nitride spacer.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.