Claims
- 1. A method of packaging a semiconductor chip in a low inductance package comprising:
- providing said chip, a package base, an insulating non-glass package lid having an elongated aperture therein and a flat external terminal for said package, said chip including a contact pad thereon;
- bonding said flat external terminal to said contact pad;
- forming said flat external terminal for alignment with said elongated aperture in said lid;
- placing said lid over said package base with said flat external terminal extending through said elongated aperture therein;
- non-glass hermetically sealing said lid to said flat external terminal extending therethroughs and to said package base.
- 2. The method recited in claim 1 wherein:
- the step of forming said flat external terminal is performed prior to said step of bonding said flat external terminal to said contact pad.
- 3. The method recited in claim 1 wherein:
- the step of forming said flat external terminal is performed subsequent to the step of bonding said flat external terminal to said contact pad.
- 4. The method recited in claim 1 wherein:
- said lid includes metallization surrounding said elongated aperture and the step of non-glass hermetically sealing said lid to the flat external terminal extending therethrough comprises non-glass hermetically sealing said elongated aperture with solder which bonds said flat external terminal to said metallization surrounding said elongated aperture.
Parent Case Info
This application is a division of application Ser. No. 07/375,569, filed July 3, 1989 now U.S. Pat. No. 5,028,987.
US Referenced Citations (10)
Non-Patent Literature Citations (2)
Entry |
Reeber, "Via Joint with Reduced Thermal Gradients", IBM Technical Disclosure Bulletin, vol. 22, No. 2, Jul. 1979, pp. 563 and 564. |
Denning, "Improved Contact Means for Multi-Emitter Power Transistors", RCA Technical Notes, TN No. 851, Mailed Oct. 16, 1969, pp. 1-3. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
375569 |
Jul 1989 |
|