The invention is related to methods of forming memory circuitry.
Many types of memory circuitry utilize a combination of word lines, bit lines and capacitors which are arranged to form one or more memory arrays. In some instances, the bit lines are formed elevationally higher than or overlapping with the capacitors, while in other instances the bit lines are formed elevationally lower than the capacitors. Regardless, peripheral control or other circuitry is commonly fabricated at some location external to the array, and is conventionally referred to as peripheral circuitry. Such circuitry typically includes local interconnect lines which interconnect various conductive nodes of different devices in the peripheral circuitry. Such nodes might constitute metal or metal compounds and/or diffusion regions of common or differing conductivity types.
While the invention was motivated in addressing processing associated with the above-described circuitry, it is in no way so limited. The invention is only limited by the accompanying claims as literally worded, without interpretative or other limiting reference to the specification, and in accordance with the doctrine of equivalents.
The invention includes methods of forming memory circuitry. In one implementation, a semiconductor substrate includes a pair of word lines having a bit node received therebetween. A bit node contact opening is formed within insulative material over the bit node. Sacrificial plugging material is formed within the bit node contact opening between the pair of word lines. Sacrificial plugging material is removed from the bit node contact opening between the pair of word lines, and it is replaced with conductive material that is in electrical connection with the bit node. Thereafter, the conductive material is formed into a bit line.
Other aspects and implementations are contemplated.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
Exemplary preferred embodiments of methods of forming memory circuitry are described with reference to
A plurality of spaced-apart word lines 19, 21, 23 and 25 is formed over substrate 22, and in part defines individual substrate locations 26, 28 and 30 with which electrical communication is desired. Substrate locations 26 and 30, on opposite sides of substrate location 28, constitute locations with which electrical communication will be established with individual storage capacitors, and are referred to herein as capacitor nodes. Substrate location 28 constitutes a location with which electrical communication will be established with a bit line, and is herein referred to as a bit node. In a preferred embodiment, the substrate locations comprise diffusion regions 27, 29 and 31, respectively, which are received within substrate 22. However of course, nodes 26, 28 and 30 might comprise other structures, for example elevated source/drains, plugs, etc., and include one or more conductive/semiconductive layers and whether existing or yet-to-be developed.
Word lines 19, 21, 23 and 25, and substrate locations 26, 28 and 30, are formed relative to an active area 32 which is isolated relative to other active areas by isolation regions 33, and which can be formed through conventional or yet-to-be developed techniques, such as shallow trench isolation. Each exemplary preferred embodiment word line is depicted as including a gate oxide layer 37, a polysilicon layer 13 and a silicide or higher conductive layer 15. An insulative cap 17 is provided, as are insulative sidewall spacers 42. Other word line constructions and or materials can, of course, be utilized. For purposes of the continuing discussion, word lines 21 and 23 can be considered as comprising a first pair of word lines having a bit node 28/29 received therebetween, and word lines 23 and 25 can be considered as a second pair of word lines having a capacitor node 30/31 received therebetween.
Peripheral circuitry area 14, by way of example only, is depicted as having a first node 34 and a second node 35. Such might constitute common or differing conductivity diffusion regions, as depicted, or might constitute any other conductive material node location where it is desired in one implementation to form some sort of local interconnecting line interconnecting a first node and a second node in the peripheral circuitry area.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Subsequent processing will preferably form a capacitor of a memory cell of the memory circuitry after having formed the bit line and local interconnect line. Such is shown, by way of example only, with respect to
Referring to
Referring to
Referring to
Such provides but one example of forming exemplary capacitors of respective memory cells of memory circuitry in electrical connection with capacitor nodes 26 and 30, and whereby an elevationally outermost electrode (i.e., 80) of a capacitor is received everywhere elevationally outward of the illustrated bit line. Of course, attributes of the invention might be practiced in the formation of memory circuitry not comprising buried bit line memory cells without departing from certain principles and aspects of the invention.
By way of example only, and not in any way of limitation, the invention might provide an advantage over certain previous technology in the provision of low resistant contacts to the digit line node while enabling the commensurate fabrication of one, more or all local interconnect lines within the periphery between various metal, metal compound, n+ and p+ regions, with reduced masking steps where masking is utilized.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means wherein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
This patent resulted from a continuation application of U.S. patent application Ser. No. 11/292,028, filed Dec. 1, 2005, now U.S. Pat. No. 7,268,384 entitled “DRAM Memory Device”, naming Kunal R. Parekh and Byron N. Burgess as inventors, the disclosure of which is incorporated by reference; which resulted from a continuation application of U.S. patent application Ser. No. 11/135,534, filed May 23, 2005, now U.S. Pat. No. 7,008,843 entitled “Methods of Forming Memory Circuitry”, naming Kunal R. Parekh and Byron N. Burgess as inventors, the disclosure of which is incorporated by reference; which resulted from a continuation application of U.S. patent application Ser. No. 10/615,287, filed Jul. 7, 2003, now U.S. Pat. No. 6,921,692 entitled “Methods of forming Memory Circuitry”, naming Kunal R. Parekh and Byron N. Burgess as inventors, the disclosure of which is incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
5250457 | Dennison | Oct 1993 | A |
5387533 | Kim | Feb 1995 | A |
5563089 | Jost et al. | Oct 1996 | A |
5686747 | Jost et al. | Nov 1997 | A |
5728617 | Tseng | Mar 1998 | A |
5821140 | Jost et al. | Oct 1998 | A |
5834349 | Tseng | Nov 1998 | A |
5918122 | Parekh et al. | Jun 1999 | A |
5981333 | Parekh et al. | Nov 1999 | A |
6010935 | Doan | Jan 2000 | A |
6015983 | Parekh | Jan 2000 | A |
6037218 | Dennison | Mar 2000 | A |
6060351 | Parekh et al. | May 2000 | A |
6107189 | Wald et al. | Aug 2000 | A |
6140172 | Parekh | Oct 2000 | A |
6177695 | Jeng | Jan 2001 | B1 |
6180450 | Dennison et al. | Jan 2001 | B1 |
6214727 | Parekh | Apr 2001 | B1 |
6228710 | Parekh et al. | May 2001 | B1 |
6228738 | Parekh et al. | May 2001 | B1 |
6232176 | Parekh et al. | May 2001 | B1 |
6238971 | Parekh et al. | May 2001 | B1 |
6245631 | Agarwal et al. | Jun 2001 | B1 |
6284641 | Parekh | Sep 2001 | B1 |
6297525 | Parekh et al. | Oct 2001 | B1 |
6300215 | Shin | Oct 2001 | B1 |
6312988 | Lowrey et al. | Nov 2001 | B1 |
6323080 | Parekh | Nov 2001 | B1 |
6329682 | Parekh et al. | Dec 2001 | B1 |
6329684 | Parekh et al. | Dec 2001 | B1 |
6334692 | Hsueh | Jan 2002 | B1 |
6337274 | Hu et al. | Jan 2002 | B1 |
6359302 | Parekh et al. | Mar 2002 | B1 |
6368962 | Hu et al. | Apr 2002 | B2 |
6376301 | Parekh et al. | Apr 2002 | B2 |
6376380 | Tang et al. | Apr 2002 | B1 |
6383868 | Parekh et al. | May 2002 | B1 |
6407455 | Wald et al. | Jun 2002 | B1 |
6429476 | Suzuki | Aug 2002 | B2 |
6458649 | Zahurak et al. | Oct 2002 | B1 |
6468859 | Parekh et al. | Oct 2002 | B1 |
6486060 | Hermes et al. | Nov 2002 | B2 |
6500709 | Parekh et al. | Dec 2002 | B2 |
6524907 | Parekh et al. | Feb 2003 | B2 |
6589876 | Tran | Jul 2003 | B1 |
6617635 | Parekh et al. | Sep 2003 | B2 |
20040110341 | Park et al. | Jun 2004 | A1 |
Number | Date | Country | |
---|---|---|---|
20070004132 A1 | Jan 2007 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11292028 | Dec 2005 | US |
Child | 11515648 | US | |
Parent | 11135534 | May 2005 | US |
Child | 11292028 | US | |
Parent | 10615287 | Jul 2003 | US |
Child | 11135534 | US |