Claims
- 1. A method of manufacturing an MIS transistor on a semiconductor substrate comprising the steps of:a) forming a sacrificial dummy gate (112) on a pedestal layer (102) formed on a substrate (100), the dummy gate being set above a channel region (118) of the substrate; b) forming source and drain regions (114, 116) in the substrate such that they are self-aligned to lateral edges of the dummy gate and define, at least in part, the channel region; c1) coating the lateral edges of the dummy gate with at least one electrical insulation substance and removing the dummy gate to obtain a well (130) above the channel region; c2) forming interior lateral spacers (122) on the sides of the well; c3) doping a part (140) of the channel region by ionic implantation in the well, using the interior lateral spacers as an implantation mask; d) forming a definitive gate (150) in the well, the definitive gate separated from the substrate by a gate insulator layer, wherein the step of forming the definitive gate is preceded by a step of removing at least a part of the pedestal layer located at the bottom of the well and at least a part of the pedestal layer (102) extending under the spacers of the sides of the well, to form at least one recess (142) above a part of the source and drain regions, the definitive gate extending into said at least on recess.
- 2. The method according to claim 1, wherein the step of forming the source and drain regions comprises the steps of:performing a first ionic doping implantation using the dummy gate (112) as an implantation mask, forming exterior lateral spacers (120) on the flanks of the dummy gate, performing a second ionic doping implantation using the dummy gate equipped with the exterior lateral spacers as an implantation mask.
- 3. The method according to claim 1 wherein before terminating step c3, a layer of oxide (134) is formed on the interior lateral spacers.
- 4. The method according to claim 3 wherein the oxide layer (134) is formed by cold oxidation of exposed sides of the interior lateral spacers.
- 5. The method according to claim 2 wherein the exterior lateral spacers (120) and the interior lateral spacers (122) are made of the same substance.
- 6. The method according to claim 1, further comprising, prior to the step of forming the definitive gate, the steps of: removing a portion of the pedestal layer at the bottom of the well and forming the gate insulator layer (144).
- 7. The method according to claim 1 wherein after elimination of said part of the pedestal layer and before setting the definitive gate in place, a new oxide layer is formed on the sides of the interior lateral spacers.
Priority Claims (1)
Number |
Date |
Country |
Kind |
99 00389 |
Jan 1999 |
FR |
|
Parent Case Info
This application is a national of PCT/FR00/00058 and International Application No. 99 00389, which was filed on Jan. 15, 1999, and was not published in English.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/FR00/00058 |
|
WO |
00 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO00/42647 |
7/20/2000 |
WO |
A |
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
4208537 |
Nov 1992 |
DE |
0768715 |
Apr 1997 |
EP |
2 757 312 |
Dec 1996 |
FR |
Non-Patent Literature Citations (1)
Entry |
Deleonibus, et al., “Sealing Silicon Nitride Removal in SILO Field Isolation for Submicron Technologies” Dec. 1991, 4 pages. |