Claims
- 1. A semiconductor device, comprising:
a field-effect transistor (FET) formed on a silicon substrate, the FET including a drain region and a source region; and a ferroelectric gate field-effect transistor (FeGFET) for storing a logical state of the semiconductor device, the FeGFET comprising:
a gate electrode formed on an upper surface of the substrate and in electrical contact with one of the drain region and the source region of the FET; a ferroelectric gate dielectric layer formed on an upper surface of the gate electrode; an electrically conductive channel layer formed on an upper surface of the ferroelectric gate dielectric layer; and first and second drain/source electrodes, the first and second drain/source electrodes being formed on and electrically contacting the channel layer at laterally opposing ends of the channel layer; wherein the ferroelectric gate dielectric layer is selectively polarizable in response to a potential applied between the gate electrode and at least one of the first and second drain/source electrodes.
- 2. The semiconductor device of claim 1, wherein the FeGFET is formed between at least two interconnection layers of the semiconductor device.
- 3. The semiconductor device of claim 1, further comprising an electrically conductive via formed on an upper surface of one of the drain region and the source region of the FET, the via electrically coupling the gate electrode of the FeGFET to one of the drain region and the source region of the FET.
- 4. A vertical ferroelectric gate field-effect transistor (FeGFET) device, comprising:
a substrate; a first drain/source electrode formed on an upper surface of the substrate; an electrically conductive channel region formed on an upper surface of the first drain/source electrode and electrically contacting the first drain/source electrode; a ferroelectric gate region formed on at least one side wall of the channel region; at least one gate electrode electrically contacting the ferroelectric gate region; and a second drain/source electrode formed on an upper surface of the channel region and electrically contacting the channel region; wherein the ferroelectric gate region is selectively polarizable in response to a potential applied between the gate electrode and at least one of the first and second drain/source electrodes.
- 5. The vertical FeGFET device of claim 4, further comprising a field-effect transistor (FET) formed in the substrate below the first drain/source electrode, the FET including a drain terminal and a source terminal, at least one of the drain and source terminals being electrically coupled to the first drain/source electrode.
- 6. The vertical FeGFET device of claim 4, wherein the channel region is substantially cylindrical, and the ferroelectric gate region is formed as at least a partial ring substantially surrounding an outer sidewall of the channel region.
- 7. The vertical FeGFET device of claim 4, further comprising:
a plug formed between the first and second drain/source terminals; wherein the channel region is formed as at least a partial ring substantially surrounding the plug.
- 8. The vertical FeGFET device of claim 7, wherein the plug is formed of a substantially nonconductive material.
- 9. The vertical FeGFET device of claim 4, wherein the channel region is formed having a U-shaped cross-section substantially surrounding a plug.
- 10. The vertical FeGFET device of claim 4, wherein the FeGFET is disposed between a first interconnection layer and a second interconnection layer formed on the substrate.
- 11. A non-volatile memory cell, comprising:
a first field effect transistor (FET); at least a second FET; and a ferroelectric gate field effect transistor (FeGFET) for storing a logical state of the memory cell, the FeGFET being operatively coupled to the first and second FETs, each of the first and second FETs including a control input for selectively accessing the FeGFET in response to a control signal presented thereto.
- 12. The memory cell of claim 11, wherein the FeGFET is operable in at least one of a read mode and a write mode, wherein during the read mode of operation, a resistance of a conducting channel associated with the FeGFET is measurable, and during the write mode of operation, a potential is applied between a gate terminal of the FeGFET and the conducting channel so as to write a logical state of the memory cell.
- 13. The memory cell of claim 12, wherein during the read mode, the memory cell is configured such that first and second ends of the conducting channel are operatively coupled to first and second bit lines, respectively, associated with the memory cell, whereby the resistance of the conducting channel is measurable between the first and second bit lines.
- 14. The memory cell of claim 12, wherein during the write mode of operation, the memory cell is configured such that the gate terminal of the FeGFET is coupled to the first bit line and electrically disconnected from the conducting channel, and at least one of the first and second ends of the conducting channel is operatively coupled to the second bit line, whereby the logical state of the memory cell is stored in the FeGFET by applying the potential across the first and second bit lines.
- 15. The memory cell of claim 12, wherein the memory cell is further operable in a standby mode, wherein the first end of the conducting channel is electrically coupled to the gate terminal of the FeGFET, and the second end of the conducting channel is electrically open-circuited.
- 16. A non-volatile memory array, comprising:
a plurality of memory cells, at least one of the memory cells comprising:
a ferroelectric gate field-effect transistor (FeGFET) for storing a logical state of the memory cell, the FeGFET including a first drain/source terminal and a second drain/source terminal; a first switch operatively coupled to the first drain/source terminal of the FeGFET; and at least a second switch operatively coupled to the second drain/source terminal of the FeGFET; and a plurality of bit lines and word lines operatively coupled to the memory cells for selectively reading and writing one or more memory cells in the memory array.
- 17. The memory array of claim 16, wherein:
the first switch comprises a first field-effect transistor (FET) and the second switch comprises a second FET.
- 18. The memory array of claim 17, wherein the at least one memory cell is configured such that a gate terminal of the FeGFET is coupled to a first drain/source terminal of the first FET and to a first bit line, the first drain/source terminal of the FeGFET is coupled to a second drain/source terminal of the first FET, a second drain/source terminal of the FeGFET is coupled to a first drain/source terminal of the second FET, a second drain/source terminal of the second FET is coupled to a second bit line, a gate terminal of the first FET is coupled to a first word line, and a gate terminal of the second FET is coupled to a second word line.
- 19. The memory array of claim 16, wherein the at least one memory cell is selectively operable in at least:
a first mode, wherein the first and second drain/source terminals of the FeGFET are operatively coupled to first and second bit lines, respectively, and a gate terminal of the FeGFET is operatively coupled to one of the first and second drain/source terminals of the FeGFET; and a second mode, wherein the gate terminal of the FeGFET is coupled to the first bit line and electrically disconnected from the first and second drain/source terminals of the FeGFET, and at least one of the first and second drain/source terminals of the FeGFET are operatively coupled to the second bit line.
- 20. The memory array of claim 19, wherein the first mode comprises determining a conductance of a channel region in the FeGFET, the conductance being representative of the logical state of the at least one memory cell.
- 21. The memory array of claim 20, wherein during the first mode of operation, the conductance of the channel region in the FeGFET is determined by performing at least one of:
applying a predetermined voltage potential across the first and second bit lines coupled to the FeGFET and substantially concurrently measuring a current flowing through the channel region of the FeGFET; and applying a predetermined current through the channel region in the FeGFET and substantially concurrently measuring a voltage across the first and second bit lines coupled to the FeGFET.
- 22. The memory array of claim 19, wherein the second mode comprises writing the logical state of the FeGFET.
- 23. The memory array of claim 22, wherein during the second mode of operation, the logical state of the FeGFET is written by applying a voltage potential across the first and second bit lines such that an electric field is generated across a channel region in the FeGFET which is at least equal to a coercive field of the channel region, whereby a logical state of the memory cell is stored in the FeGFET, the logical state being determined at least in part by a direction of the applied electric field.
- 24. The memory array of the claim 19, wherein the at least one memory cell is further selectively operable in at least a third mode, wherein a voltage potential at the gate terminal and the first and second drain/source terminals of the FeGFET are substantially equal, thereby maintaining the logical state of the FeGFET.
- 25. A non-volatile memory array, comprising:
a plurality of memory cells, at least a portion of the memory cells being arranged into at least one group, the at least one group including a switching circuit operatively coupled to corresponding memory cells in the group at a first terminal, the switching circuit providing selective access to the corresponding memory cells in the group in response to a control signal presented to the switching circuit; at least one select line coupled to the switching circuit, the at least one select line conveying the control signal; and a plurality of bit lines and word lines operatively coupled to the memory cells for selectively reading and writing one or more memory cells in the memory array; wherein at least one of the memory cells comprises: a ferroelectric gate field-effect transistor (FEGFET) for storing a logical state of the memory cell; and a field-effect transistor (FET) operatively coupled to the FeGFET.
- 26. The memory array of claim 25, wherein at least one memory cell is configured such that a first drain/source terminal of the FeGFET in the at least one memory cell is coupled to the first terminal of the switching circuit in the corresponding group, a second drain/source terminal of the FeGFET is coupled to a first drain/source terminal of the FET, a gate terminal of the FeGFET is coupled to a second drain/source of the FET and to a first bit line, a gate terminal of the FET is coupled to a first word line, and a second terminal of the switching circuit coupled to a second bit line.
- 27. The memory array of claim 25, wherein the switching circuit comprises at least one FET.
- 28. The memory array of claim 25, wherein the at least one memory cell is selectively operable in at least:
a first mode, wherein the first and second drain/source terminals of the FeGFET are operatively coupled to the second and first bit lines, respectively, and a gate terminal of the FeGFET is operatively coupled to one of the first and second drain/source terminals of the FeGFET; and a second mode, wherein the gate terminal of the FeGFET is coupled to the first bit line and electrically disconnected from the first and second drain/source terminals of the FeGFET, and at least one of the first and second drain/source terminals of the FeGFET are operatively coupled to the second bit line.
- 29. The memory array of claim 28, wherein the first mode comprises determining a conductance of a channel region in the FeGFET, the conductance being representative of the logical state of the FeGFET.
- 30. The memory array of claim 29, wherein during the first mode of operation, the conductance of the channel region in the FeGFET is determined by performing at least one of:
applying a predetermined voltage potential across the first and second bit lines coupled to the FeGFET and substantially concurrently measuring a current flowing through the channel region of the FeGFET; and applying a predetermined current through the channel region in the FeGFET and substantially concurrently measuring a voltage across the first and second bit lines coupled to the FeGFET.
- 31. The memory array of claim 28, wherein the second mode comprises writing the logical state of the FeGFET.
- 32. The memory array of claim 31, wherein during the second mode of operation, the logical state of the FeGFET is written by applying a voltage potential across the first and second bit lines such that an electric field is generated across a channel region in the FeGFET which is at least equal to a coercive field of the channel region, whereby a logical state of the memory cell is stored in the FeGFET, the logical state being representative of a direction of the applied electric field.
- 33. A non-volatile memory array, comprising:
a plurality of memory cells, each of at least one of the memory cells comprising: a ferroelectric gate field-effect transistor (FeGFET) including a gate terminal and first and second drain/source terminals, the FeGFET storing a logical state of the memory cell; and a field-effect transistor (FET) including a gate terminal and first and second drain/source terminals, the first drain/source terminal of the FET being coupled to the gate terminal of the FeGFET; and a plurality of bit lines and word lines operatively coupled to the memory cells for selectively reading and writing one or more memory cells in the memory array.
- 34. The memory array of claim 33, wherein the at least one memory cell is configured such that:
the first drain/source terminal of the FeGFET is coupled to a first bit line, the gate terminal of the FET is coupled to a first word line, the second drain/source terminal of the FET is coupled to a second bit line, and the second drain/source terminal of the FeGFET is coupled to a second word line.
- 35. The memory array of claim 34, wherein the at least one memory cell is configured to operate in one of at least:
a first mode, wherein the gate terminal of the FeGFET is substantially open-circuited and a conductance of a channel region in the FeGFET is determined, the conductance being representative of the logical state of the at least one memory cell; and a second mode, wherein the first and second drain/source terminals of the FeGFET are held at a substantially same voltage potential and the gate terminal of the FeGFET is operatively coupled to the second bit line.
- 36. The memory array of claim 35, wherein during the second mode of operation, the logical state of the FeGFET is written by applying a voltage potential between the second bit line and at least one of the first bit line and the second word line, such that an electric field is generated across the channel region in the FeGFET which is at least equal to a coercive field of the channel region, whereby a logical state of the memory cell is stored in the FeGFET, the logical state being representative of a direction of the applied electric field.
- 37. The memory array of claim 35, wherein during the first mode of operation, the conductance of the channel region in the FeGFET is determined by performing at least one of:
applying a predetermined voltage potential across the channel region of the FeGFET, the channel region being coupled between the first bit line and the second word line, and substantially concurrently measuring a current flowing through the channel region; and applying a predetermined current through the channel region in the FeGFET and substantially concurrently measuring a voltage across the channel region.
- 38. A method of forming a non-volatile memory cell comprising a ferroelectric gate field-effect transistor (FeGFET) and a field-effect transistor (FET) on a silicon substrate, the FET including a source region and a drain region, the method comprising the steps of:
forming an interconnect via on an upper surface of one of the drain region and the source region of the FET; forming a gate electrode of the FeGFET on an upper surface of the interconnect via; forming a ferroelectric gate region on an upper surface of the gate electrode; forming an electrically conductive channel layer on an upper surface of the ferroelectric gate region; and forming first and second drain/source electrodes on an upper surface of the channel layer; wherein the ferroelectric gate region is selectively polarizable in response to a potential applied between the gate electrode and at least one of the first and second drain/source electrodes.
- 39. The method of claim 38, wherein the first and second drain/source electrodes are formed on, and in electrical contact with, the channel layer at laterally opposing ends of the channel layer.
- 40. A method of forming a vertical ferroelectric gate field-effect transistor (FeGFET), comprising the steps of:
forming a first electrode on an upper surface of a substrate; forming an oxide layer on an upper surface of the first electrode; forming a second electrode on an upper surface of the oxide layer, the second electrode extending at least partially beyond the first electrode; forming an opening through the second electrode and oxide layer such that at least a portion of the first electrode is exposed; depositing a ferroelectric oxide layer over at least sidewalls of the opening through the second electrode; forming an opening through the ferroelectric oxide layer such that at least a portion of the first electrode is exposed; forming an electrically conductive channel region in the opening through the ferroelectric oxide layer, the channel region electrically contacting an upper surface of the first electrode; and forming a third electrode on an upper surface of the channel region and electrically contacting the channel region.
- 41. The method of claim 40, wherein the channel region is formed substantially cylindrical, and the ferroelectric oxide layer is formed as at least a partial ring substantially surrounding an outer sidewall of the channel region.
- 42. The method of claim 40, further comprising the steps of:
forming an opening at least partially through the channel region; and forming a plug in the opening of the channel region.
- 43. The method of claim 42, wherein the channel region is formed as at least a partial ring substantially surrounding the plug.
- 44. The method of claim 42, wherein the channel region is formed as a U-shaped layer substantially surrounding the plug.
- 45. The method of claim 42, wherein the plug comprises a dielectric material.
- 46. The method of claim 40, further comprising the step of forming a field-effect transistor (FET) on an upper surface of the substrate, the FET including a drain region and a source region, wherein the first electrode of the FeGFET is formed on, and in electrical contact with, at least one of the drain region and the source region of the FET.
- 47. The method of claim 40, wherein the FeGFET is formed between at least two interconnection layers of a semiconductor device.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application is related to the U.S. patent application identified by Attorney Docket No. YOR920020195US1 and entitled “Memory Array Employing Single Three-terminal Non-volatile Storage Elements,” which is filed concurrently herewith and incorporated herein by reference. Field of the Invention The present invention relates generally to non-volatile memory circuits, and more particularly relates to a non-volatile memory circuit comprising a plurality of memory cells including a ferroelectric gate field-effect transistor (FeGFET) and techniques for fabricating a FeGFET device.