Claims
- 1. A semiconductor die package comprising:
a housing defining a cavity for holding at least one semiconductor die, said housing including a plurality of insulative side walls and an end plate joined to said side walls; a plurality of electrically conductive leads extending through at least one of said side walls, each of said leads including an internal lead section extending within the cavity and an external lead section extending externally of said at least one side wall; and a cover plate joined to said side walls opposite said end plate, wherein said cover plate includes an aperture formed therethrough for exposing to the environment the at least one semiconductor die held in the cavity.
- 2. A semiconductor die package according to claim 1, wherein said side walls and said end plate are a one-piece unit.
- 3. A semiconductor die package according to claim 1, wherein the external lead section is substantially L-shaped.
- 4. A semiconductor die package according to claim 1, wherein said side walls include a recess for receiving said cover plate.
- 5. A semiconductor die package according to claim 1, wherein the aperture in said cover plate is sized to expose a majority of the upper surface of the at least semiconductor die.
- 6. A semiconductor die package according to claim 1, wherein said cover plate extends over and covers at least a portion of the cavity.
- 7. A semiconductor die package according to claim 1, wherein said electrically conductive leads extend from at least two of said side walls.
- 8. A semiconductor die package according to claim 7, wherein said housing includes an interior wall that separates leads extending from a first one of said at least two side walls from leads extending from a second one of said at least two side walls.
- 9. A semiconductor die package according to claim 1, wherein said end plate is adapted to support the at least one semiconductor die.
- 10. A method of manufacturing a semiconductor die package comprising the steps of:
forming a package assembly including a plurality of electrically conductive leads and a housing defining a cavity for holding at least one semiconductor die, said housing including a plurality of insulative side walls and an end plate joined to the side walls, wherein each of said plurality of electrically conductive leads extend through at least one of said side walls such that an internal lead section extends within the cavity and an external lead section extends externally of said at least one side wall; forming a cover plate for joining to said side walls opposite said end plate, wherein said cover plate includes an aperture formed therethrough for exposing to the environment the at least one semiconductor die held in the cavity.
- 11. A method of manufacturing a semiconductor die package according to claim 10, wherein said step of forming a package assembly comprises:
molding said housing with openings formed in the at least one side wall; and inserting said conductive leads into the openings in the at least one side wall.
- 12. A method of manufacturing a semiconductor die package according to claim 10, wherein said step of forming a package assembly comprises:
holding the conductive leads in position; and molding said housing around the conductive leads.
- 13. A method of manufacturing a semiconductor die package according to claim 10, wherein said step of forming the package assembly includes the step of molding said side walls and said end plate as a one-piece unit.
- 14. A method of manufacturing a semiconductor die package according to claim 10, wherein the external lead section is substantially L-shaped.
- 15. A method of manufacturing a semiconductor die package according to claim 10, wherein said step of forming the package assembly includes forming in said side walls a recess for receiving said cover plate.
- 16. A method of manufacturing a semiconductor die package according to claim 10, wherein the aperture in said cover plate is sized to expose a majority of the upper surface of the at least semiconductor die.
- 17. A method of manufacturing a semiconductor die package according to claim 10, further comprising the step of joining said cover plate to said housing.
- 18. A method of manufacturing a semiconductor die package according to claim 17, wherein said cove plate covers at least a portion of the cavity.
RELATED APPLICATIONS
[0001] This application is related in subject matter to U.S. application Ser. No. 08/208,586, entitled “Prefabricated Semiconductor Chip Carrier”, filed Mar. 11, 1994, and expressly incorporated by reference herein; U.S. application Ser. No. 08/465,146, entitled “Method of Manufacturing A Semiconductor Chip Carrier”, filed Jun. 5, 1995, and expressly incorporated by reference herein; U.S. application Ser. No. 08/487,103, entitled “Semiconductor Die Carrier Having Double-Sided Die Attach Plate”, filed Jun. 7, 1995, and expressly incorporated by reference herein; U.S. application Ser. No. 08/902,032, entitled “Semiconductor Die Carrier Having A Dielectric Epoxy Between Adjacent Leads”, filed Jul. 29, 1997, which is a continuation of U.S. application Ser. No. 08/487,100, filed Jun. 7, 1995, and expressly incorporated by reference herein; U.S. application Ser. No. 08/482,00, entitled “Low Profile Semiconductor Die Carrier”, filed Jun. 7, 1995, and expressly incorporated by reference herein; U.S. patent application Ser. No. 08/970,379, entitled “Multi-Chip Module Having Interconnect Dies”, filed Nov. 15, 1997 and expressly incorporated by reference herein; and U.S. patent application Ser. No. 09/033,480, entitled “Semiconductor Die Package For Mounting In Horizontal And Upright Configurations”, filed Mar. 3, 1998 and expressly incorporated by reference herein.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09950702 |
Sep 2001 |
US |
Child |
10231347 |
Aug 2002 |
US |
Parent |
09218180 |
Dec 1998 |
US |
Child |
09950702 |
Sep 2001 |
US |