Package semiconductor and fabrication method thereof

Abstract
A package structure of semiconductor includes a lead frame, at least one chip, a controlling component and a passive component. Wherein, the controlling component and the chip are configured on the die pad of the lead frame, and encapsulating glue is encapsulated the lead frame, the chip and controlling component to form a packaging body. The encapsulating body is formed at least one cavity, and the depth of the cavity is reached to the surface of the die pad of the lead frame. The passive component is electrically connected to the lead frame inside the cavity.
Description

BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a cross-sectional diagram illustrating the conventional semiconductor package structure of a semiconductor.



FIG. 2 is a cross-sectional diagram illustrating a packaging body having a cavity in accordance with an embodiment of the present invention.



FIG. 3 is another cross-sectional diagram illustrating a packaging body having a cavity in accordance with an embodiment of the present invention.



FIG. 4 is a cross-sectional diagram illustrating a packaging body having the symmetry of cavities in accordance with an embodiment of the present invention.



FIG. 5A and FIG. 5B are the process-procedure diagrams illustrating a package method according to the present invention.





DESCRIPTION OF THE PREFERRED EMBODIMENT


FIG. 2 is a cross-sectional diagram illustrating a packaging body having a cavity in accordance with an embodiment of the present invention. A packaging body 10 has a lead frame 20, a controlling component 30 and a flash memory chip 40. The lead frame 20 includes a plurality of inner leads 22, a plurality of outer leads 24 and a die pad 26. A controlling component 30 and the flash memory chip 40 are positioned on the die pad 26.


The packaging body 10 is encapsulated with an encapsulating glue 50 that encapsulates the controlling component 30, the flash memory chip 40, the inner leads 22 and the die pad 26. The outer leads 24 are not encapsulated by the encapsulating glue 50 and exposed to the outside.


Accordingly, encapsulating glue 50 has an open area to form the cavity 60, and the cavity 60 is formed at any one position of the encapsulating glue 50. Besides, the partial surface of the lead frame 20 is exposed to the cavity for loading the passive component 70, and the passive component 70 is electrically connected to the lead frame 20. The die pad 26 has a plurality of wires 80 that are electrically connected to the inner leads 22, the flash memory chip 40 and the controlling component 30. The encapsulating glue 50 is made of epoxy material, and the lead frame 20 is made of metallic material hereinabove.



FIG. 3 is another cross-sectional diagram illustrating a packaging body having a cavity in accordance with an embodiment of the present invention. A packaging body 10 has a substrate 15, a controlling component 30 and a flash memory chip 40. A controlling component 30 and the flash memory chip 40 are positioned on the substrate 15.


The packaging body 10 is encapsulated with an encapsulating glue 50 that encapsulates the controlling component 30, the flash memory chip 40, the substrate 15. The partial surface of the substrate 15 are not encapsulated by the encapsulating glue 50 and exposed to the outside.


Accordingly, encapsulating glue 50 has an open area to form the cavity 60, and the cavity 60 is formed at any one position of the encapsulating glue 50. Besides, the partial surface of the substrate 15 is exposed to the cavity 60 for loading the passive component 70, and the passive component 70 is electrically connected to the substrate 15. The substrate 15 has a plurality of wires 80 that are electrically connected to the flash memory chip 40 and the controlling component 30. The encapsulating glue 50 is made of epoxy material hereinabove.



FIG. 4 is another cross-sectional diagram illustrating a packaging body having the symmetry of cavities in accordance with an embodiment of the present invention. The symmetry of the cavities 60 and 62 are formed at the upside and downside side of the packaging body 10 separately, so as to investigate the connecting status of the passive component 70 and the lead frame 20 in the cavity 60 easily. According to the spirits of the present invention, the cavity 60 and 62 of the packaging body 10 are dependent on the demand of the circuit layout, which can be configured with any kind of passive component 70 at any one position in the packaging body 10.


The present invention is applied to all kinds of storing media of electrical products, for example, the digital camera (DC), the personal digital assistance (PDA) or the mobile phone. And the packaging body is manufactured in the secure digital (SD), the multi media card (MMC), the compact flash (CF), the memory stick (MS), the smart media (SM), the xd-picture card (XD), the reduced size multimedia Card (RS-MMC), the mini-secure digital (mini-SD) and the trans flash card.



FIG. 5A and FIG. 5B are the process-procedure diagrams illustrating a package method according to the present invention. In FIG. 5A, the lead frame 20 is provided to configure with the controlling component 30 and the flash memory chip 40, the bonding process is utilized at the one end of wire 80 to electrically connect to the inner lead 22, the controlling component 30 and the flash memory chip 40, and another end is connected to the die pad 26.


Next, as shown FIG. 5B, a package molding tool (not shown) is utilized to perform the molding process, that encapsulates the flash memory chip 40 and the controlling component 30 of the packaging body 50, wherein the package molding tool has the structure of a upper mold 92 and a lower mold 94 to be formed with bump 96 and 98.


When the encapsulating process is executed, the bump 96 and 98 are contacted to the upper side and the lower side of the lead frame 20 separately to make the pressing action, and to prevent the encapsulating body 50 being encapsulated totally. Next, the passive component 70 is configured in the cavity 60, and is electrically connected to the lead frame 20, so the completion of the package structure is shown in FIG. 4.


According to the spirit of this invention, the upper mold 92 or lower mold 94 has the single bump 96 to form the cavity 60, and then is configured with the passive component 70 to complete the structure of the packaging body, as shown in FIG. 2.


According to the embodiment expressed above, the completion of the package body is examined by electrical testing. If the test result is an abnormal status, the packaging body is scraped in advance to avoid the prior art's problem, wherein the packaging body packages the controlling component, the flash memory chip and the passive component together, then the electrical testing is performed. Therefore, the abnormal packaging body can be scraped in advance to reduce the unnecessary manufacturing time, so the material of the cost is saved.


To sum up, this invention provides a structure of package semiconductor and fabrication method thereof, which utilize the encapsulating glue to form the cavity for configuring with the passive component. And, the packaging body may perform the electrical testing in advance, after passing the electrical testing the passive components can be configured to continue the later processes. So the failed packaging body avoids from configuring with the passive component, and the passive component in the cavity is investigated for the connecting status, and analyzed. The root cause of the failed packaging body can be checked easily.


While the invention is susceptible to various modifications and alternative forms, a specific example thereof has been shown in the drawings and is herein described in detail. It should be understood, however, that the invention is not to be limited to the particular form disclosed, but to the contrary, the invention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the appended claims.

Claims
  • 1. A package structure of semiconductor, comprising: at least one lead frame constituted with a plurality of inner leads, a plurality of outer leads and at least one die pad;at least one chip configured at said die pad of said lead frame;at least one controlling component configured at said die pad of said lead frame;an encapsulating glue encapsulating said lead frame, said chip, said inner leads and said controlling component, wherein said encapsulating glue is set at least one cavity, and said cavity is located at any position thereon that exposing the partial surface of said lead frame; andat least one passive component configured at the surface of said lead frame in said cavity, and said passive component electrically connected to said lead frame.
  • 2. The package structure of semiconductor according to claim 1, wherein said chip is a flash memory chip.
  • 3. The package structure of semiconductor according to claim 1, wherein said encapsulating glue is made of epoxy.
  • 4. The package structure of semiconductor according to claim 1, wherein said lead frame is made of metallic material.
  • 5. The package structure of semiconductor according to claim 1, wherein said outer leads are exposed to outside of said encapsulating glue.
  • 6. The package structure of semiconductor according to claim 1, wherein said die pad is configured with a plurality of wires to electrically connect to said inner leads, said chip and said controlling component.
  • 7. The package structure of semiconductor according to claim 1, wherein said packaging structure is applied to a storage memory of an electronic product, that is a digital camera (DC), a personal digital assistance (PDA) or a mobile phone.
  • 8. The package structure of semiconductor according to claim 1, wherein said package structure is applied to a memory card that is the secure digital (SD), the multi media card (MMC), the compact flash (CF), the memory stick (MS), the smart media (SM), the xd-picture card (XD), the reduced size multimedia card (RS-MMC), the mini-secure digital (mini-SD) or the trans flash card.
  • 9. A package structure of semiconductor, comprising: at least one lead frame constituted with a plurality of inner leads, a plurality of outer leads and at least one die pad;at least one chip configured at said die pad of said lead frame;at least one controlling component configured at said die pad of said lead frame;an encapsulating glue encapsulating with said lead frame, said chip, said inner leads and said controlling component, wherein said encapsulating glue is set a plurality of cavities, and said cavities located at any position thereon that exposing the partial surface of said lead frame; andat least one passive component configured at the surface of said lead frame in said cavity, and said passive component electrically connected to said lead frame.
  • 10. The package structure of semiconductor according to claim 9, wherein said chip is a flash memory chip.
  • 11. The package structure of semiconductor according to claim 9, wherein said encapsulating glue is made of epoxy.
  • 12. The package structure of semiconductor according to claim 9, wherein said lead frame is made of metallic material.
  • 13. The package structure of semiconductor according to claim 9, wherein said outer leads are exposed to outside of said encapsulating glue.
  • 14. The package structure of semiconductor according to claim 9, wherein said die pad is configured with a plurality of wires to electrically connect to said inner leads, said chip and said controlling component.
  • 15. The package structure of semiconductor according to claim 9, wherein said package structure is applied to a storage memory of an electronic product that is a digital camera (DC), a personal digital assistance (PDA) or a mobile phone.
  • 16. The package structure of semiconductor according to claim 9, wherein said package structure is applied to a memory card that is the secure digital (SD), the multi media card (MMC), the compact flash (CF), the memory stick (MS), the smart media (SM), the xd-picture card (XD), the reduced size multimedia card (RS-MMC), the mini-secure digital (mini-SD) and the trans flash card.
  • 17. A package structure of semiconductor, comprising: a substrate;at least one chip configured at said substrate;at least one controlling component configured at said substrate;an encapsulating glue encapsulating said substrate, said chip, and said controlling component, wherein said encapsulating glue is set at least one cavity, and said cavity located at any position thereon that exposing the partial surface of said substrate; andat least one passive component configured at the surface of said substrate in said cavity, and said passive component electrically connected to said substrate.
  • 18. The package structure of semiconductor according to claim 17, wherein said chip is a flash memory chip.
  • 19. The package structure of semiconductor according to claim 17, wherein said encapsulating glue is made of epoxy.
  • 20. The package structure of semiconductor according to claim 17, wherein said encapsulating glue exposes the partial surface of said substrate.
  • 21. The package structure of semiconductor according to claim 17, wherein said die pad is configured with a plurality of wires to electrically connect to said substrate, said chip and said controlling component.
  • 22. The package structure of semiconductor according to claim 17, wherein said packaging structure is applied to a storage memory of an electronic product, that is a digital camera (DC), a personal digital assistance (PDA) or a mobile phone.
  • 23. The package structure of semiconductor according to claim 17, wherein said package structure is applied to a memory card, that is the secure digital (SD), the multi media card (MMC), the compact flash (CF), the memory stick (MS), the smart media (SM), the xd-picture card (XD), the reduced size multimedia card (RS-MMC), the mini-secure digital (mini-SD) or the trans flash card.
  • 24. The package method of semiconductor comprising the steps of: providing a lead frame;providing at least one flash memory chip and at least one controlling component connected to a die pad of said lead frame;encapsulating a plurality of inner leads of said lead frame, said die pad, said flash memory chip and said controlling component by a encapsulating glue and forming at least one cavity; andsetting a passive component at said lead frame of said cavity to electrically connect to said lead frame.
  • 25. The package method of semiconductor according to claim 24, wherein before said encapsulating step, a bonding process is utilized with a plurality of wires, each that has one end is electrically connected to said inner lead, said controlling component and said flash memory chip separately, and another end connected to said die pad.
  • 26. The package method of semiconductor according to claim 24, wherein said die pad of said lead frame, said inner leads and said controlling component are utilized in a mold to encapsulate thereby, and said encapsulating glue is filled in said mold.
  • 27. The package method of semiconductor according to claim 26, wherein said mold has at least one bump for forming said cavity in said encapsulating glue.
Priority Claims (2)
Number Date Country Kind
095134271 Sep 2006 TW national
095218331 Oct 2006 TW national