The present disclosure relates to photonics generally and specifically to photonics structures and processes for fabrication.
Commercially available photonics integrated circuits are fabricated on wafers, such as bulk silicon or silicon-on-insulator wafers. Commercially available prefabricated photonics integrated circuit chips can include waveguides for transmission of optical signals between different areas of a prefabricated photonics integrated circuit chip. Commercially available waveguides are of rectangular or ridge geometry and are fabricated in silicon (single or polycrystalline) or silicon nitride. Commercially available photonics integrated circuit chips are available on systems having a photonics integrated circuit chip disposed on a printed circuit board.
The shortcomings of the prior art are overcome, and additional advantages are provided, through the provision, in one aspect, of a photonics structure.
In one embodiment an optoelectronic system can include a photonics interposer having a substrate and a functional interposer structure formed on the substrate, a plurality of through vias carrying electrical signals extending through the substrate and the functional interposer structure, and a plurality of wires carrying signals to different areas of the functional interposer structure. The system can further include one or more photonics device integrally formed in the functional interposer structure; and one or more prefabricated component attached to the functional interposer structure.
Additional features and advantages are realized through the techniques of the present disclosure.
One or more aspects of the present disclosure are particularly pointed out and distinctly claimed as examples in the claims at the conclusion of the specification. The foregoing and other objects, features, and advantages of the disclosure are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
Aspects of the present disclosure and certain features, advantages, and details thereof, are explained more fully below with reference to the non-limiting examples illustrated in the accompanying drawings. Descriptions of well-known materials, fabrication tools, processing techniques, etc., are omitted so as not to unnecessarily obscure the disclosure in detail. It should be understood, however, that the detailed description and the specific examples, while indicating aspects of the disclosure, are given by way of illustration only, and not by way of limitation. Various substitutions, modifications, additions, and/or arrangements, within the spirit and/or scope of the underlying inventive concepts will be apparent to those skilled in the art from this disclosure.
Referring to the schematic view of
One or more prefabricated component 160 can include one or more prefabricated component selected from the group including a prefabricated laser die chip, a prefabricated photonics integrated circuit chip or a prefabricated semiconductor chip. A prefabricated semiconductor chip can be a chip with active and/or passive electrical devices (CMOS, RF components, MEMs, discrete components).
One or more photonics device formed integral with functional interposer structure 120 can include e.g. one or more photonics device, e.g. one or more of a waveguide, a photodetector, a coupler, a modulator, a polarizer, a splitter or a resonator.
A method for fabricating an optoelectronics system 10 in one embodiment is described with reference to
Referring to
Functional interposer structure 120 can include one or more feature formation layers (e.g. one or more metallization layer, hard stop layer, or photonics device e.g. waveguiding material layer) for formation of functional features and interposer material layers in areas between functional features formed in functional interposer structure 120. Interposer material intermediate of functional features defining major body 122 of functional interposer structure 120 can provide e.g. one or more of electrical isolation, optical isolation, structural integrity, or structural spacing. Interposer material layers defining functional interposer structure 120 where formed of dielectric material can be referred to as “the dielectric stack” of interposer 100.
In one embodiment, as shown in
Metallization layer 1402 and metallization layer 1404 and metallization layer 1406 define wires 140. Wires 140 defined by metallization layers 1402, 1404, and 1406 can be horizontally extending through areas of functional interposer structure 120. Metallization layers 1402, 1404, and 1406 can be formed generally by depositing one or more interposer material layer to at least top elevation of the respective metallization layer 1402, 1404, or 1406, etching to define cavities for receiving conductive material, filling the cavities with conductive material, and then planarizing to the top elevation of the respective metallization layer 1402, 1404, or 1406. Metallization layers 1402, 1404, and 1406 can also be formed generally by depositing uniform thickness metallization layers, and then masking and etching to remove layer material from unwanted areas. Metallization layers 1402, 1404, and 1406 can be formed from metal or other conductive material. Wires 140 defined by metallization layer 1402 can be electrically connected to one or more vias 130 for distribution of one or more of control logic and/or power signals vertically and horizontally to different areas of functional interposer structure 120. Wires 140 defined by metallization layer 1404 can be electrically connected to one or more of vias 134 for distribution of one or more of electrical control, logic and/or power signals horizontally between different areas of functional interposer structure 120. Wires 140 defined by metallization layer 1406 can be electrically connected to one or more vias 134 for distribution of one or more of control, logic and/or power signals horizontally to different areas of functional interposer structure 120.
Functional interposer structure 120 can have formed therein an alignment feature 210 provided by a hard stop material layer for aligning of a prefabricated component. Embodiments herein recognize that improvement operational aspects of prefabricated components can be realized by providing for precision alignment. In the embodiment of
Referring to additional features shown in the intermediary fabrication stage view of
Referring to additional features shown in the intermediary fabrication stage view of
Functional interposer structure 120 can include one or more integrally formed photonics device in addition to or in place of one or more waveguide such as waveguide 150. For example functional interposer structure 120 can include one or more integrated photonics region such as photonics region 240 which can be formed e.g. at location A formed on substrate 110 or location B formed in functional interposer structure 120 at an elevation above a substrate 110 of interposer 100. As shown in
In some embodiments, material forming photonics devices, e.g. monocrystalline silicon, polycrystalline silicon, germanium, can be epitaxially grown. Embodiments herein recognize that while a thick layer of silicon may accommodate epitaxially growing a resulting photonics device may exhibit light losses through the thick silicon layer. In one embodiment, for accommodating epitaxially growth of epitaxially growth material, a structure having seed layer of silicon (a silicon template) on an insulator can be provided. For providing a structure having a seed layer of silicon, a silicon on insulator (SOI) wafer (having a thin layer of oxide on a bulk silicon substrate and a thin layer of silicon on the oxide) can be selected for use in fabricating substrate 110. In one embodiment where an SOI wafer is used for fabrication of interposer 100, substrate 110 is provided by a bulk silicon substrate of a SOI wafer.
Epitaxially growing can also be performed by epitaxially growing on a seed layer of silicon formed on glass. Accordingly, selection of a silicon on glass wafer (having a thin silicon layer formed on a bulk glass substitute) for fabrication of substrate 110 can accommodate epitaxial growth of epitaxial growth material and fabrication of photonics devices formed of epitaxially grown material such as monocrystalline silicon, polycrystalline silicon or germanium. In one embodiment where a silicon on glass wafer is used for fabrication of interposer 100, substrate 110 is provided by a glass substrate of a silicon on glass wafer.
In one embodiment functional interposer structure 120 can be fabricated to include a silicon on insulator interface at an elevation above substrate 110. For example, a thick layer of silicon above a top elevation of substrate 110, e.g. epitaxially grown on a substrate 110 where formed of silicon, can be subject to separation by local or non-local implanted oxygen (SIMOX) processing to define a thin silicon layer and buried oxide layer below the thin silicon layer.
With appropriate fabrication methodologies photonic devices provided by or having waveguides of different waveguiding material can be fabricated at any elevation of functional interposer structure 120. In one embodiment, epitaxially grown photonic devices can be fabricated at on substrate locations of functional interposer structure 120, and photonic devices formed of deposited materials, e.g. formed of deposited silicon nitride or silicon oxynitride can be formed at an above substrate elevation of functional interposer structure 120. Functional interposer structure 120 can be fabricated to conduct light between elevations by evanescent coupling between waveguides at different elevations.
Various processes can be performed for modifying a grain structure of a material layer from which various photonics devices can be fabricated. In one embodiment, a material layer can be formed of polycrystalline silicon (polysilicon). In one embodiment, ion implantation can be performed to modify the silicon crystal structure of a material layer. On modification, polysilicon material can be transformed into amorphous polysilicon material. Ion implant species can include one or more of silicon, argon (e.g., Ar or Ar+), xenon (e.g., Xe or Xe+) or germanium. In another aspect, an annealing process, e.g., a recrystallization annealing process can be performed to further improve a grain structure of a material layer. In one embodiment, with or without ion implantation, a material layer can be subject to annealing for modification of a grain structure.
For enhancing performance of photonics devices integrally formed in interposer functional structure 120, interposer 100 can include features for reducing coupling between integrally fabricated photonics devices and substrate 110. In one embodiment, substrate 110 can be formed of glass for reduction of coupling. In one embodiment substrate 110 can include deep trench isolation features in regions of interposer 100 in which photonics devices are integrally formed.
Through vias 130 and vias 134 can distribute control, logic and/or power signals between a backside of interposer 100 and interposer functional structure 120. Through vias 130 and vias 134, wires 140, and wiring 170, can facilitate fan out of electrical control and power signals. In one example, metallized layers 14021404 and 1406 can have pitches on respective nanometer scales and redistribution layer 1702 can have a pitch on a micron scale. Materials for use in fabrication of redistribution layer 1702 and metallization layers 14021404 and 1406 can include metals e.g. copper, silver, gold, tungsten, or other conductive material, or other conductive material, e.g. appropriately doped semiconductor material.
Prior to fabrication processing for formation of backside features including redistribution layer 1702, a frontside handle wafer (not shown) having the general configuration of handle wafer 180 can be temporarily attached to a frontside of interposer 100 (the frontside of interposer 100 having functional interposer structure 120) using an adhesive layer having the general configuration of adhesive layer 182. Such frontside handle wafer permits interposer 100 to be oriented in a backside up orientation for fabrication processing for formation of backside features including redistribution layer 1702. Subsequent to fabrication processing for formation of backside features including redistribution layer 1702 a backside handle wafer 180, e.g. with use of adhesive layer 182, can be temporarily attached to interposer 100 as shown in
Through vias 130 and vias 134 can be vertically extending. In one embodiment, through vias 130 can extend through substrate 110 and can also extend though functional interposer structure 120. In one embodiment, through vias 130 can extend through substrate 110 by extending entirely (completely) through substrate 110 and can extend though functional interposer structure 120 by extending partially through substrate 110. In one embodiment, vias 134 can extend though functional interposer structure 120 by extending partially through functional interposer structure 120.
Referring to further aspects of
Formations 410 and/or formations 420 in one embodiment can be formed of solder bumps. Formations 410 and/or formations 420 in one embodiment can be formed of thin coherent metal coatings (e.g. electroless plating formations or electroplating plating formations) yielded using an electroless plating process or an electroplating process. According to one embodiment, an electroless plating process can be provided by a chemical or auto catalytic non-galvanic process that involves reactions in an aqueous solution without use of external power. In one embodiment for performance of electroless plating, hydrogen can be released by a reducing agent to produce a negative charge on a surface. Electroless plating can include e.g. electroless nickel plating, electroless silver plating, electroless gold plating, or electroless copper plating. According to one embodiment of an electroplating process electric current can be used to reduce dissolve metal cations so that they form a thin metal coating on an electrode. In one embodiment a plating process (e.g. an electroless plating or electroplating process) can be used for precision control of an amount and distribution of material forming formation 410 and/or formation 420, thus reducing thickness variations resulting from reflow of material forming formations 410 and/or formations 420.
In another aspect as shown in
For attachment of prefabricated laser die chip 160A, prefabricated laser die chip 160A can be lowered downward until a bottom elevation of prefabricated laser die chip 160A at an area adjacent to contacts 160AC of prefabricated laser die chip 160A contacts alignment feature 210. When prefabricated laser die chip 160A contacts alignment feature 210 formations 410 can be subject to localized laser heating using a laser heating tool to electrically and mechanically connect prefabricated laser die chip 160A to functional interposer structure 120. Localized laser heating can cause formations 410 to reflow and electrical and mechanical coupling between metallization layer 1404 and contacts 160AC of prefabricated laser die chip 160A can be established. Prefabricated laser die chip 160A can emit laser light of a predetermined or variable wavelength. Prefabricated laser die chip 160A can incorporate one or more laser light emission technologies, e.g. DFB, Fabry-Perot, WDM.
For attachment of prefabricated photonics integrated circuit chip 160B to functional interposer structure 120, prefabricated photonics integrated circuit chip 160B can be pressed downward until contacts 160BC of prefabricated photonics integrated circuit chip 160B contact alignment feature 220 provided by metal stacks having metal pillars 221, barrier layer 222 and formation 420. The attachment assembly as shown for attaching chip 160B at cavity 404 can rely on controlled thickness of alignment feature 220 provided by metal stacks so that vertical alignment can be provided based on contacts of prefabricated photonics integrated circuit chip 160B contacting formations 420 so that chip is at a certain elevation at which chip 160B can essentially remain after reflow of formation 420. When contacts 160BC of prefabricated photonics integrated circuit chip 160B contact alignment feature 220 formations 420 can be subject to localized laser heating using a laser heating tool. With prefabricated photonics integrated circuit chip 160B contacting alignment feature 220 provided by metal stacks localized laser heating can cause formations 420 to reflow and electrical and mechanical coupling between metallization layer 1404 and contacts 160BC of prefabricated laser die chip 160B can be established.
Prefabricated photonics integrated circuit chip 160B can be a prefabricated photonics integrated circuit chip for various applications e.g. biomedical, WDM, datacom, analog RF, mobile, LIDAR, optical networking, and the like. Prefabricated photonics integrated circuit chip 160B can include one or more photonics device e.g. waveguides 150A and/or one or more photonics device 150B-150G of photonics region 240 fabricated as set forth herein in reference to
For attachment of prefabricated laser die chip 160A and prefabricated photonics integrated circuit chip 160B to functional interposer structure 120, prefabricated laser die chip 160A and prefabricated photonics integrated circuit chip 160B can be located in their respective cavities 402 and 404 using a chip bonding tool having machine vision functionality. Alignment features 210 and 220 can provide vertical alignment (in directions parallel to the z axis of the reference coordinate system 15 shown throughout the views associated to interposer 100) so that an elevation of prefabricated laser die chip 160A and prefabricated photonics integrated circuit chip can be precisely established. Recognizable patterns can be included in interposer 100 to facilitate alignment of prefabricated laser die chip 160A and prefabricated photonics integrated circuit chip 160B both in directions along an axis that runs parallel to the y axis of reference coordinate system 15 in directions along an axis that runs parallel to the x axis of reference coordinate system 15. Patterns recognizable by machine vision pattern recognition can be conveniently fabricated with patterns defined by metallization layer 1402 and/or metallization layer 1404.
Alignment feature 210 which can operate to vertically align and establish a precision elevation of prefabricated laser die chip 160A can be spaced apart from and independent of features for electrical connection of laser die chip 160A and functional interposer structure 120. As such requirements for locating and providing conductive material for purposes of electrical connectivity can be expected to have less of an effect on the vertical alignment of chip 160A. The attachment assembly for attaching prefabricated photonics integrated circuit chip 160B at cavity 404 can operate independent of alignment feature 210 and can remove from a design configuration alignment feature 210.
Although the attachment assembly for attaching a prefabricated laser die chip 160A at cavity 402 and the attachment assembly for attaching prefabricated photonics integrated circuit chip 160B at cavity 404 are shown as different attachment assemblies in the specific embodiment of
With prefabricated laser die chip 160A attached to functional interposer structure 120 as shown in
With prefabricated photonics integrated circuit chip 160B attached to functional interposer structure 120 as shown in
As shown in
In another aspect explained with reference to the fabrication view of
For further fabrication processing, under bump metallization (UBM) formations 176 as shown in
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprise” (and any form of comprise, such as “comprises” and “comprising”), “have” (and any form of have, such as “has” and “having”), “include” (and any form of include, such as “includes” and “including”), and “contain” (and any form contain, such as “contains” and “containing”) are open-ended linking verbs. As a result, a method or device that “comprises,” “has,” “includes,” or “contains” one or more steps or elements possesses those one or more steps or elements, but is not limited to possessing only those one or more steps or elements. Likewise, a step of a method or an element of a device that “comprises,” “has,” “includes,” or “contains” one or more features possesses those one or more features, but is not limited to possessing only those one or more features. Forms of the term “defined by” encompass relationships where an element is partially defined by as well relationships where an element is entirely defined by. Numerical identifiers herein, e.g. “first” and “second” are arbitrary terms to designate different elements without designating an ordering of elements. Furthermore, a system method or apparatus that is configured in a certain way is configured in at least that way, but may also be configured in ways that are not listed. Furthermore, a system method or apparatus set forth as having a certain number of elements can be practiced with less than or greater than the certain number of elements.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below, if any, are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of one or more aspects of the invention and the practical application, and to enable others of ordinary skill in the art to understand one or more aspects of the invention for various embodiments with various modifications as are suited to the particular use contemplated.
This application claims the benefit of priority of U.S. Provisional Application No.: 62/426,100 filed Nov. 23, 2016 entitled “Photonics Interposer Optoelectronics” which is incorporated herein by reference in its entirety.
This invention was made with government support under the Department of Defense (DOD) of the United States, under grant number FA8650-15-2-5220. The government may have certain rights in the invention.
Number | Name | Date | Kind |
---|---|---|---|
5841931 | Foresi et al. | Nov 1998 | A |
6108464 | Foresi et al. | Aug 2000 | A |
6621972 | Kimerling et al. | Sep 2003 | B2 |
6631225 | Lee et al. | Oct 2003 | B2 |
6635110 | Luan et al. | Oct 2003 | B1 |
6690871 | Lee et al. | Feb 2004 | B2 |
6697551 | Lee et al. | Feb 2004 | B2 |
6812495 | Wada et al. | Nov 2004 | B2 |
6850683 | Lee et al. | Feb 2005 | B2 |
6879014 | Wagner et al. | Apr 2005 | B2 |
6884636 | Fiorini et al. | Apr 2005 | B2 |
6887773 | Gunn, III et al. | May 2005 | B2 |
6927392 | Liddiard | Aug 2005 | B2 |
6946318 | Wada et al. | Sep 2005 | B2 |
7008813 | Lee et al. | Mar 2006 | B1 |
7043120 | Wada et al. | May 2006 | B2 |
7075081 | Fiorini et al. | Jul 2006 | B2 |
7095010 | Scherer et al. | Aug 2006 | B2 |
7103245 | Lee et al. | Sep 2006 | B2 |
7123805 | Sparacin et al. | Oct 2006 | B2 |
7186611 | Hsu et al. | Mar 2007 | B2 |
7190871 | Lock et al. | Mar 2007 | B2 |
7194166 | Gunn, III et al. | Mar 2007 | B1 |
7248757 | Iwasaki | Jul 2007 | B2 |
7251386 | Dickinson et al. | Jul 2007 | B1 |
7259031 | Dickinson et al. | Aug 2007 | B1 |
7262117 | Gunn, III et al. | Aug 2007 | B1 |
7266263 | Ahn et al. | Sep 2007 | B2 |
7279682 | Ouvrier-Buffet et al. | Oct 2007 | B2 |
7305157 | Ahn et al. | Dec 2007 | B2 |
7317242 | Takizawa | Jan 2008 | B2 |
7320896 | Fiorini et al. | Jan 2008 | B2 |
7321713 | Akiyama et al. | Jan 2008 | B2 |
7340709 | Masini et al. | Mar 2008 | B1 |
7358527 | Masini et al. | Apr 2008 | B1 |
7389029 | Rahman et al. | Jun 2008 | B2 |
7397101 | Masini et al. | Jul 2008 | B1 |
7424181 | Haus et al. | Sep 2008 | B2 |
7453129 | King et al. | Nov 2008 | B2 |
7453132 | Gunn, III et al. | Nov 2008 | B1 |
7459686 | Syllaios et al. | Dec 2008 | B2 |
7480430 | Saini et al. | Jan 2009 | B2 |
7508050 | Pei et al. | Mar 2009 | B1 |
7565046 | Feng et al. | Jul 2009 | B2 |
7613369 | Witzens et al. | Nov 2009 | B2 |
7616904 | Gunn, III et al. | Nov 2009 | B1 |
7651880 | Tweet et al. | Jan 2010 | B2 |
7659627 | Miyachi et al. | Feb 2010 | B2 |
7700975 | Rakshit et al. | Apr 2010 | B2 |
7723206 | Miyachi et al. | May 2010 | B2 |
7723754 | Wada et al. | May 2010 | B2 |
7736734 | Carothers et al. | Jun 2010 | B2 |
7737534 | McLaughlin et al. | Jun 2010 | B2 |
7754540 | Vashchcnko et al. | Jul 2010 | B2 |
7767499 | Herner | Aug 2010 | B2 |
7773836 | De Dobbelaere | Aug 2010 | B2 |
7790495 | Assefa et al. | Sep 2010 | B2 |
7801406 | Pan et al. | Sep 2010 | B2 |
7812404 | Herner et al. | Oct 2010 | B2 |
7816767 | Pei et al. | Oct 2010 | B2 |
7831123 | Sparacin et al. | Nov 2010 | B2 |
7961992 | De Dobbelaere et al. | Jan 2011 | B2 |
7902620 | Assefa et al. | Mar 2011 | B2 |
7906825 | Tweet et al. | Mar 2011 | B2 |
7916377 | Witzens et al. | Mar 2011 | B2 |
7943471 | Bauer et al. | May 2011 | B1 |
7973377 | King et al. | Jul 2011 | B2 |
7994066 | Capellini et al. | Aug 2011 | B1 |
7999344 | Assefa et al. | Aug 2011 | B2 |
8030668 | Hisamoto et al. | Oct 2011 | B2 |
8121447 | De Dobbelaere et al. | Feb 2012 | B2 |
8165431 | De Dobbelaere et al. | Apr 2012 | B2 |
8168939 | Mack et al. | May 2012 | B2 |
8178382 | Assefa et al. | May 2012 | B2 |
8188512 | Kim et al. | May 2012 | B2 |
8213751 | Ho | Jul 2012 | B1 |
8227787 | Kumar et al. | Jul 2012 | B2 |
8238014 | Kucharski et al. | Aug 2012 | B2 |
8289067 | Kucharski et al. | Oct 2012 | B2 |
8304272 | Assefa et al. | Nov 2012 | B2 |
8343792 | Carothers et al. | Jan 2013 | B2 |
8354282 | Stern | Jan 2013 | B2 |
8358940 | Kucharski et al. | Jan 2013 | B2 |
8399949 | Meade | Mar 2013 | B2 |
8440989 | Mack et al. | May 2013 | B2 |
8455292 | Assefa et al. | Jun 2013 | B2 |
8471639 | Welch | Jun 2013 | B2 |
8577191 | De Dobbelaere et al. | Nov 2013 | B2 |
8592745 | Masini et al. | Nov 2013 | B2 |
8604866 | Kucharski et al. | Dec 2013 | B2 |
8614116 | Assefa et al. | Dec 2013 | B2 |
8625935 | Mekis et al. | Jan 2014 | B2 |
8626002 | Kucharski et al. | Jan 2014 | B2 |
8633067 | Assefa et al. | Jan 2014 | B2 |
8649639 | Mekis et al. | Feb 2014 | B2 |
8664739 | King et al. | Mar 2014 | B2 |
8665508 | Kucharski et al. | Mar 2014 | B2 |
RE44829 | De Dobbelaere et al. | Apr 2014 | E |
8698271 | Suh et al. | Apr 2014 | B2 |
8742398 | Klem et al. | Jun 2014 | B2 |
8754711 | Welch | Jun 2014 | B2 |
8772704 | Mack et al. | Jul 2014 | B2 |
8787774 | Guckenberger | Jul 2014 | B2 |
8798476 | Gloeckner et al. | Aug 2014 | B2 |
RE45214 | De Dobbelaere et al. | Oct 2014 | E |
RE45215 | De Dobbelaere et al. | Oct 2014 | E |
8877616 | Pinguet et al. | Nov 2014 | B2 |
8895413 | Pinguet et al. | Nov 2014 | B2 |
8923664 | Mekis et al. | Dec 2014 | B2 |
RE45390 | De Dobbelaere et al. | Feb 2015 | E |
9046650 | Lin et al. | Jun 2015 | B2 |
9053980 | Pinguet et al. | Jun 2015 | B2 |
9091827 | Verslegers et al. | Jul 2015 | B2 |
9110221 | Aganval et al. | Aug 2015 | B2 |
9851506 | Shi | Dec 2017 | B2 |
9874693 | Baiocco et al. | Jan 2018 | B2 |
20030215203 | Lock et al. | Nov 2003 | A1 |
20040091719 | Uchida | May 2004 | A1 |
20050012040 | Fiorini et al. | Jan 2005 | A1 |
20050051705 | Yasaitis | Mar 2005 | A1 |
20050101084 | Gilton | May 2005 | A1 |
20050205954 | King et al. | Sep 2005 | A1 |
20060110844 | Lee et al. | May 2006 | A1 |
20060194357 | Hsu et al. | Aug 2006 | A1 |
20060243973 | Gilton | Nov 2006 | A1 |
20060249753 | Herner | Nov 2006 | A1 |
20060250836 | Herner et al. | Nov 2006 | A1 |
20060250837 | Herner | Nov 2006 | A1 |
20060289764 | Fiorini et al. | Dec 2006 | A1 |
20070034978 | Pratte et al. | Feb 2007 | A1 |
20070090089 | Chang et al. | Apr 2007 | A1 |
20070099329 | Maa et al. | May 2007 | A1 |
20070104410 | Ahn et al. | May 2007 | A1 |
20070141744 | Lee et al. | Jun 2007 | A1 |
20070170536 | Hsu et al. | Jul 2007 | A1 |
20070190722 | Herner | Aug 2007 | A1 |
20070228414 | Kumar et al. | Oct 2007 | A1 |
20070246764 | Herner | Oct 2007 | A1 |
20070262296 | Bauer | Nov 2007 | A1 |
20080121805 | Tweet et al. | May 2008 | A1 |
20080157253 | Starikov et al. | Jul 2008 | A1 |
20080217651 | Liu et al. | Sep 2008 | A1 |
20080239787 | Herner | Oct 2008 | A1 |
20080311696 | Chee-Wee et al. | Dec 2008 | A1 |
20080316795 | Herner | Dec 2008 | A1 |
20080318397 | Herner | Dec 2008 | A1 |
20090032814 | Vashchenko et al. | Feb 2009 | A1 |
20090196631 | Daghighian et al. | Aug 2009 | A1 |
20100006961 | Yasaitis | Jan 2010 | A1 |
20100031992 | Hsu | Feb 2010 | A1 |
20100090110 | Tweet et al. | Apr 2010 | A1 |
20100102412 | Suh et al. | Apr 2010 | A1 |
20100133536 | Syllaios et al. | Jun 2010 | A1 |
20100133585 | Kim et al. | Jun 2010 | A1 |
20100151619 | Yasaitis | Jun 2010 | A1 |
20100213561 | Assefa et al. | Aug 2010 | A1 |
20100276776 | Lee et al. | Nov 2010 | A1 |
20100302836 | Herner | Dec 2010 | A1 |
20110012221 | Fukikata et al. | Jan 2011 | A1 |
20110027950 | Jones et al. | Feb 2011 | A1 |
20110156183 | Liu | Jun 2011 | A1 |
20110163404 | Lee et al. | Jul 2011 | A1 |
20110227116 | Saito et al. | Sep 2011 | A1 |
20120001283 | Assefa et al. | Jan 2012 | A1 |
20120025212 | Kouvctakis et al. | Feb 2012 | A1 |
20120129302 | Assefa et al. | May 2012 | A1 |
20120187280 | Kerness et al. | Jul 2012 | A1 |
20120193636 | Stern | Aug 2012 | A1 |
20120280344 | Shastri et al. | Nov 2012 | A1 |
20120288971 | Boagaerts et al. | Nov 2012 | A1 |
20120288992 | Assefa et al. | Nov 2012 | A1 |
20120299143 | Stern | Nov 2012 | A1 |
20120301149 | Pinguet et al. | Nov 2012 | A1 |
20130065349 | Assefa et al. | Mar 2013 | A1 |
20130154042 | Meade | Jun 2013 | A1 |
20130156364 | Chen | Jun 2013 | A1 |
20130202005 | Dutt | Aug 2013 | A1 |
20130214160 | Cazaux et al. | Aug 2013 | A1 |
20130228886 | JangJian et al. | Sep 2013 | A1 |
20130284889 | Giffard et al. | Oct 2013 | A1 |
20130313579 | Kouvetakis et al. | Nov 2013 | A1 |
20130328145 | Liu et al. | Dec 2013 | A1 |
20140008750 | Feshali et al. | Jan 2014 | A1 |
20140027826 | Assefa et al. | Jan 2014 | A1 |
20140029892 | Pomerene et al. | Jan 2014 | A1 |
20140042463 | Uemura et al. | Feb 2014 | A1 |
20140080269 | Assefa et al. | Mar 2014 | A1 |
20140124669 | Zheng et al. | May 2014 | A1 |
20140131733 | Meade | May 2014 | A1 |
20140134789 | Assefa et al. | May 2014 | A1 |
20140134790 | Assefa et al. | May 2014 | A1 |
20140159129 | Wang et al. | Jun 2014 | A1 |
20140175510 | Suh et al. | Jun 2014 | A1 |
20140203325 | Verma et al. | Jul 2014 | A1 |
20140209985 | Assefa et al. | Jul 2014 | A1 |
20160197111 | Coolbaugh et al. | Jul 2016 | A1 |
20160223749 | Coolbaugh et al. | Aug 2016 | A1 |
20160291265 | Kinghorn | Oct 2016 | A1 |
20170047312 | Budd | Feb 2017 | A1 |
20180143374 | Coolbaugh et al. | May 2018 | A1 |
20180314003 | Coolbaugh et al. | Nov 2018 | A1 |
20190025513 | Coolbaugh et al. | Jan 2019 | A1 |
20190146151 | Meister et al. | May 2019 | A1 |
Number | Date | Country |
---|---|---|
103650140 | Mar 2014 | CN |
WO2016050243 | Apr 2016 | WO |
WO 2016050243 | Apr 2016 | WO |
Entry |
---|
Y. Mingbin et al. “3D Electro-Optical Integration Based on High-Performance Si Photonics TSV Interposer” 2016 Optical Fiber Communications Conference and Exhibition (OFC), OSA, pp. 1-3, Mar. 20, 2016. |
P. De Dobbelaere, et al. “Packaging of Silicon Photonics Systems,” Optical Fiber Communication Conference, p. W31.2, Washington D.C., Jan. 1, 2014. |
International Search Report for International Application No. PCT/US2017/062773 filed Nov. 21, 2017, dated Mar. 21, 2018. |
Written Opinion of the International Searching Authority for International Application No. PCT/US2017/062773 filed Nov. 21, 2017, dated Mar. 21, 2018. |
Office Action, TW Application No. 106140266, filed Nov. 21, 2017, dated Jul. 9, 2019. (Cited with the Original Document and a Full Text Translation). |
EPO Communication under Rule 161, EP Application No. 17812163.8, filed Nov. 21, 2017, dated Jul. 26, 2019. |
Office Action, TW Application No. 106140266, filed Nov. 21, 2017, dated Jul. 20, 2018. (Cited with the Original Document and a Full Text Translation). |
Search Report, TW Application No. 106140266, filed Nov. 21, 2017, dated Jul. 20, 2018. (Cited with the Original Document and a Full Text Translation). |
Written Opinion and Search Report, SG Application No. 11201904517T, filed Nov. 21, 2017, dated Apr. 20, 2020. |
Office Action, Korean Application No. 10-2019-7014783, filed Nov. 21, 2017, dated Jul. 23, 2020. (Cited with the Original Document and Full Text Translation). |
Office Action, Chinese Application No. 2017800723727, filed Nov. 21, 2017, dated Oct. 26, 2020. (Cited with the Original Document and Full Text Translation). |
Office Action in Corresponding KR Application No. 10-2019-7014783, filed May 22, 2019, dated Jan. 22, 2021. |
Number | Date | Country | |
---|---|---|---|
20180143374 A1 | May 2018 | US |
Number | Date | Country | |
---|---|---|---|
62426100 | Nov 2016 | US |