Pitch reduction technology using alternating spacer depositions during the formation of a semiconductor device and systems including same

Information

  • Patent Grant
  • 11935756
  • Patent Number
    11,935,756
  • Date Filed
    Wednesday, April 27, 2022
    2 years ago
  • Date Issued
    Tuesday, March 19, 2024
    9 months ago
Abstract
A method for patterning a layer increases the density of features formed over an initial patterning layer using a series of self-aligned spacers. A layer to be etched is provided, then an initial sacrificial patterning layer, for example formed using optical lithography, is formed over the layer to be etched. Depending on the embodiment, the patterning layer may be trimmed, then a series of spacer layers formed and etched. The number of spacer layers and their target dimensions depends on the desired increase in feature density. An in-process semiconductor device and electronic system is also described.
Description
FIELD OF THE INVENTION

This invention relates to the field of semiconductor manufacture and, more particularly, to a method for forming features at a starting feature density with a lithography mask, and resulting in a final density which is n times of the first density, where n is an integer greater than 1, through the use of various conformal layers and selective etches.


BACKGROUND OF THE INVENTION

During the formation of a semiconductor device, many features such as word lines, digit lines, contacts, and other features are commonly formed over a semiconductor wafer. A goal of semiconductor device engineers is to form as many of these features in a given area as possible to increase yields, decrease manufacturing costs, and to miniaturize devices. The formation of these structures on a semiconductor wafer typically requires the use of lithography. Optical lithography, the lithographic method most used in leading-edge wafer processing, comprises projecting coherent light of a given wavelength, typically 248 nanometers (nm) or 193 nm, from an illumination source (illuminator) through a quartz photomask or reticle having a chrome pattern representative of features to be formed, and imaging that pattern onto a wafer coated with photoresist. The light chemically alters the photoresist and enables the exposed photoresist (if positive resist is used) or the unexposed photoresist (if negative resist is used) to be rinsed away using a developer.


With decreasing feature sizes, the limits of optical lithography are continually being tested. Improvements in feature density are made through process advances, enhanced lithographic methods referred to as resolution enhancement techniques, and improved equipment and materials.


One such process advance, depicted in FIGS. 1-6, uses a mask having repeating features of a given pitch (i.e. a given distance from the beginning of one repeating feature to the beginning of the next feature) along with the formation of various layers and selective etches to double the density of the features formed from the lithography mask. FIG. 1 depicts a semiconductor wafer substrate assembly 10 comprising a semiconductor wafer, a layer to be etched 12, for example a silicon nitride layer, a support layer 14, for example formed from carbon using chemical vapor deposition (CVD) or a spin-on technique, and a patterned masking layer 16, such as a photoresist layer formed using an optical lithographic process or a hard mask layer formed using optical lithography and an etch process. The patterned masking layer 16 may be formed at the feature size limits allowed by the lithographic process, and comprises three individual features (three periods/pitches) formed over a given distance 18.


After forming the structure of FIG. 1, an etch of the support layer 14 is performed using mask 16 as a pattern. This etch is typically an anisotropic dry etch which etches the support layer 14 selective to the layer to be etched 12 (i.e. which removes the support layer 14 with little or no etching of the layer to be etched 12). After etching the support layer 14, the patterned masking layer 16 is removed and a conformal hard mask layer 20, for example silicon dioxide, is formed to result in the structure of FIG. 2.


Subsequently, a spacer etch of the FIG. 2 structure is performed to result in the structure of FIG. 3 having spacers 20′ from the hard mask layer along sidewalls of the support layer 14. Subsequently, the support layer 14 is etched to result in the structure of FIG. 4.


Next, spacers 20′ formed from the hard mask layer are used as a pattern to etch the layer to be etched 12, which results in the structure of FIG. 5. Finally, spacers 20′ are etched selective to the layer to be etched 12 to result in the structure of FIG. 6.


The process of FIGS. 1-6 has the advantage of using optical lithography to form the masking layer 16 having three features in a given distance 18, while the completed structure depicted in FIG. 6 has six features 12 (six periods/pitches) in the original distance 18. Thus the number of features within the distance is approximately doubled without requiring an additional lithography mask.


Various techniques to increase feature density are described in U.S. Pat. No. 5,328,810 by Tyler A. Lowrey, et al. and U.S. Pat. No. 5,254,218 by Ceredig Roberts et al., both of which are assigned to Micron Technology, Inc. and incorporated herein as if set forth in their entirety.


A method for forming a semiconductor device using an optical lithography mask with a first pitch and resulting in features having a second pitch equal to 1/n, where n is an integer greater than 1 and without limitation of feature size reduction or spacing to one-half of that attainable using lithography, would be desirable.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1-6 are cross sections depicting a conventional process for doubling the number of mask features, for example formed using photolithography;



FIGS. 7-15 are cross sections of an in-process semiconductor device depicting an embodiment of the inventive method which increases the number of features in a given area by four times;



FIGS. 16-22 are cross sections depicting an embodiment of the inventive method which increases the number of features in a given area by six times;



FIGS. 23-31 are cross sections depicting another embodiment and variations of the inventive method which increases the number of features in a given area by three times;



FIGS. 32-38 are cross sections depicting another embodiment of the invention which increases the number of features in a given area by five times;



FIG. 39 is an isometric depiction of various components which may be manufactured using devices formed with an embodiment of the present invention; and



FIG. 40 is a block diagram of an exemplary use of the invention to form part of a memory device having a storage transistor array.





It should be emphasized that the drawings herein may not be to exact scale and are schematic representations. The drawings are not intended to portray the specific parameters, materials, particular uses, or the structural details of the invention, which may be determined by one of skill in the art by examination of the information herein.


DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS

The term “wafer” is to be understood as a semiconductor-based material including silicon, silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a “wafer” in the following description, previous process steps may have been utilized to form regions or junctions in or over the base semiconductor structure or foundation. Additionally, when reference is made to a “substrate assembly” in the following description, the substrate assembly may include a wafer with layers including dielectrics and conductors, and features such as transistors, formed thereover, depending on the particular stage of processing. In addition, the semiconductor need not be silicon-based, but may be based on silicon-germanium, silicon-on-insulator, silicon-on-sapphire, germanium, or gallium arsenide, among others. Further, in the discussion and claims herein, the term “on” used with respect to two layers, one “on” the other, means at least some contact between the layers, while “over” means the layers are in close proximity, but possibly with one or more additional intervening layers such that contact is possible but not required. Neither “on” nor “over” implies any directionality as used herein. The term “about” indicates that the value listed may be somewhat altered, as long as the alteration does not result in nonconformance of the process or structure in question to the present invention. A “spacer” indicates a layer, typically dielectric, formed as a conformal layer over uneven topography then anisotropically etched to remove horizontal portions of the layer and leave taller, vertical portions of the layer.


Various embodiments of the present invention use alternating spacer deposition (ASD) for pitch reduction to achieve variable critical dimension (CD) reduction ratios. The pitch reduction process achieves a CD which is smaller than that defined by a previously formed photolithography mask. The various process embodiments described herein comprise the use of a first type of spacer material used as a sacrificial layer and removed with high selectivity to a second spacer material which is used to pattern an underlying layer. Depending upon the trim ratio, the number of spacer depositions, and the thickness of each deposition, a CD which is 1/n of the original value defined by prior photolithography may be achieved, where n is an odd or even integer greater than 1. In other words, the process multiplies the pattern density by n times. Particularly, by repeating the ASD process followed by a corresponding spacer etch m times, a CD may be achieved which is either ½m or 1/(2m−1) of the starting CD, depending upon which of two methodologies is performed.


A first embodiment of an inventive method for forming a semiconductor device is depicted in FIGS. 7-14. This process embodiment results in a CD which is reduced to ½m of its original value. The value of m may be determined by totaling the number of spacer layers formed during the ASD process.



FIG. 7 depicts a sacrificial photolithographic pattern 70, for example comprising segmented sections of photoresist having cross sectional sidewalls, overlying a layer to be etched 72. The layer to be etched 72 may be a semiconductor wafer, a semiconductor wafer substrate assembly comprising one or more layers overlying a semiconductor wafer or wafer section, or one or more other layers which are to be subjected to a patterning etch. In this embodiment, the photolithographic features 70 are formed at the lithographic limits, with the width of each feature 70 and the spacing 14 between the features 70 all being about equal. Layer 70 may comprise a patterned material other than photoresist.


After forming the FIG. 7, structure a trim is performed on the photoresist using an isotropic etch to result in the structure of FIG. 8. When using photoresist as layer 70, the trim may be performed by exposing mask 70 to an oxygen-based plasma such as an O2/Cl2 plasma or an O2/HBr plasma. In this embodiment, the trim of the photoresist layer 70 is targeted to narrow the width of each feature 70 by 0.25 (25%). That is, after trimming, the width of each feature is narrowed by about 25% from the width of the pretrimmed feature. In an alternative to performing a trim for this and other embodiments specifying a trim process, the photoresist features 70 may be instead printed directly according to the dimensions of FIG. 8 if the lithographic process is sufficiently relaxed to allow the patterning directly without a trim. The completed mask is targeted to have four times the density of the original pattern, with the original pattern being the untrimmed photoresist layer 70 at FIG. 7. As the target is to form a pattern density which is four times the original pattern (i.e. to have a pitch which is ¼ of the original), the number of required spacer layers indicated by ½m is 2.


Next, a first spacer layer 90, such as silicon dioxide, is deposited over the surface of the FIG. 8 structure to result in the structure of FIG. 9. The thickness of first spacer layer 90 is targeted to be 0.25 times the width of original pattern 70 of FIG. 7. With FIG. 9, distance 92 is the same as the width of each trimmed photoresist feature 70. A spacer etch is performed on first spacer layer 90 of FIG. 9 using conventional technology to result in the FIG. 10 structure having first spacers 90′.


After the spacer etch of first spacer layer 90 to form spacers 90′, the photoresist layer 70 is removed, for example using an ashing process followed by a wafer clean to result in the FIG. 11 structure. As this process removes very little or none of the first spacers 90′, the spacing at 110 and at 92 does not change significantly.


Next, a second spacer layer 120 is formed over the FIG. 11 structure to result in the FIG. 12 structure. The material of second spacer layer 120 is selected such that first spacers 90′ may be removed selective to layer 120 (i.e. spacer layer 90′ may be removed with little or no etching of layer 120). In this embodiment, second spacer layer 120 comprises silicon nitride. This layer 120 is also targeted to a thickness equal to 0.25 times the thickness of the original untrimmed photoresist features. As spacing 110 and 92 of FIG. 11 are about equal, spacing 122 and 124 of FIG. 12 are also about equal.


After forming the FIG. 12 structure, an etch such as a spacer (anisotropic) etch is performed on the second spacer layer 120 to result in the structure of FIG. 13 having second spacers 120′. First spacers 90′ are then removed selective to second spacers 120′ to result in the FIG. 14 structure. Silicon dioxide may be removed selective to silicon nitride using a wet process such as buffered hydrofluoric acid (HF) or a dry etch process known in the art. In this embodiment, the pattern formed by remaining second spacers 120′ has a density which is four times that of the original layer 70 at FIG. 7 (i.e. the pitch is 0.25 times that of the pitch of the features of FIG. 7). The particular etch used to remove first spacers 90′ selective to second spacers 120′ depends on the material used for each layer, and may be any suitable etch known in the art. Finally, the layer to be etched 72 is etched using the spacers 120′ as a pattern to form features from the layer to be etched 72. Any etchant may be used which removes layer 72 with reasonable selectivity to spacers 120′ and results in a completed structure similar to that of FIG. 15.


For this embodiment, the sizes of various elements related to the pattern formed may be described in mathematical terms. Referring to FIG. 7, each sacrificial photoresist feature 70 is formed to an arbitrary width of 1, with the distance 14 between each feature 70 also being 1; thus, the pitch is 2. Each photoresist feature 70 is trimmed by X to result in the structure of FIG. 8. Thus each feature 70 has a width of 1−X, and the distance 14 between each feature is 1+X. In this embodiment, where each feature 70 has a width of 1, X is equal to 0.25 (i.e. 25% of the width of feature 70). Next, the first spacer layer 90 is formed to have a thickness of “a,” so that distance 92 equals 1+X−2am, where m is the number of spacer layers formed thus far in the process (i.e. 1). In this embodiment, and in other embodiments which reduce the CD to ½m of the starting CD, “a” (the thickness of first spacer layer 90) is targeted to be equal to X (the width trimmed from each feature 70). The etch of first spacer layer 90 to result in the FIG. 10 structure does not change the relationship between elements 70 or 90. The removal of photoresist features 70 to result in FIG. 11 forms opening 110 having a width of 1−X (0.75), which was the post-trimmed width of photoresist feature 70, and a distance 92 of 1+X−2am. (Since “a” equals X and m equals 1 at this point, 1−X=1+X−2am so the two distances 110 and 92 are equal, not counting any process-induced variations.) At FIG. 12, the second spacer layer 120 is formed to have a thickness of “a” (again, with this embodiment, “a” is equal to X). Thus distance 122 is equal to 1−X−2a(m−1) where m is the number of spacer layers formed thus far (i.e. 2). Next, the second spacer layer 120 is etched to result in the FIG. 13 structure, and the first spacer layer 90 is removed to result in the structure of FIG. 14.


With the original (pretrimmed) width of photoresist 70 at FIG. 7 being equal to 1, the distance between each feature in FIG. 14 is equal to 0.25. As described in the paragraph above, distance 122 is equal to 1−X−2a(m−1) where, for this embodiment, X=a=0.25 and m=2 (the number of spacer layers). Thus it may be determined that distance 122 is equal to 1−0.25−2(2−1)0.25=0.25. Further, distance 124 is equal to 1+X−2am, thus it may be determined that distance 124 is equal to 1+0.25−2(0.25)(2)=0.25. In general terms, “a”, the first and second spacer layer thickness, is equal to X (the amount of trim), and also equal to ½m (the final CD, where “m” equals the number of spacer layers).


It is contemplated that the process described above may be modified for higher values of m in the expression ½m, which will increase the feature density by multiples of 2. A process where m=3 is depicted in FIGS. 7 and 16-22, which decreases the feature pitch by ⅙ (i.e. the feature density is increased by six times). Again, for simplicity of explanation, the width of the photoresist is initially targeted to an arbitrary thickness of 1, with a distance between the photoresist of 1. The photoresist features, therefore, have a pitch of 2, which is depicted in FIG. 7. After forming the FIG. 7 structure, each photoresist feature 70 is trimmed by ⅙ of its width (i.e. X=⅙). Thus the distance between photoresist features 70 increases to 7/6.


Next, a blanket first spacer layer 160, for example silicon nitride, is formed over the trimmed photoresist as depicted in FIG. 16. The thickness of the first spacer layer 160 is targeted to a thickness of ⅙. In FIG. 16, photoresist 70 has a width 162 of ⅚, and distance 164 is also equal to ⅚. The first spacer layer 160 is spacer etched to result in the first spacers 160′ as depicted in FIG. 17. The base width of each spacer 160′ is targeted to remain at ⅙. Spacer layer 160 represents m=1, being the first spacer layer.


After forming the FIG. 17 structure, the photoresist 70 is removed and a blanket second spacer layer 180 is formed over the first spacers 160′ as depicted in FIG. 18. Spacer layer 180 represents m=2, being the second spacer layer. The second spacer layer 180 is formed from a material which may be etched selective to first spacers 160′, for example silicon dioxide. The second spacer layer 180 is targeted to a thickness of ⅙, thus distance 182 is equal to 3/6 (i.e. X/2). The FIG. 18 structure is subjected to a spacer etch of layer 180 to form second spacers 180′ as depicted in FIG. 19, then a blanket third spacer layer 190 is formed as depicted. The third spacer layer 190 may be formed from the same material as the first spacer layer, for example silicon nitride, and is targeted for a thickness of ⅙. Thus distance 192 is ⅙. Spacer layer 190 represents m=3, the final spacer layer in ½m where m=3.


A spacer etch of layer 190 is performed to result in the structure of FIG. 20 comprising spacers 160′, 180′, and 190′, then the second spacers 180′ are etched and removed selective to the first spacers 160′ and to the third spacers 190′. After the etch of the silicon dioxide second spacers 180′ selective to silicon nitride spacers 160′ and 190′, the structure of FIG. 21 remains. The spacers 160′, 190′ provide a mask having a density which is six times the density of the photoresist layer 70 of FIG. 7. Finally, the layer to be etched 72 is etched using spacers 160′, 190′ as a mask to result in the structure of FIG. 22.


This process may be modified from the description herein for any value of m. The practical limit to the maximum value of m depends on the processing technology and the starting dimensions of X (the width of the photoresist and the distance between the photoresist) at FIG. 7.


For a total spacer deposition of m times, the spacers obtained from (m−1)th, (m−3)th, (m−5)th, etc. depositions are sacrificial and may be selectively removed. For the embodiment of FIGS. 16-22 where m=3, the m−1 spacers, i.e. the second spacers 180′, are sacrificial and are removed. For this disclosure, the term “sacrificial” refers to spacers or other layers used in patterning (such as layer 70) which may be removed prior to patterning the layer to be etched.


With the embodiment above providing a CD reduction of ½m where m is the number of spacer layers formed, the decrease in pitch is a multiple of 2 (i.e. ½, ¼, ⅙, etc.). The embodiment described below provides a CD reduction of 1/(2m−1) where m≥2, thus the reduction may be ⅓, ⅕, 1/7, etc. of the original pattern.


In this embodiment, the structure of FIG. 7 is formed according to techniques known in the art, and comprises a layer to be etched 72 and a photolithographic pattern comprising photoresist 70 overlying the layer to be etched 72. The layer to be etched may be a semiconductor wafer, one or more layers overlying a semiconductor layer, or one or more other layers which are to be subjected to a patterning etch. In this embodiment, the photolithographic features 70 are formed at the lithographic limits, with the width of each feature 70 and the spacing 14 between the features 70 all being about equal. Layer 70 may comprise a patterned material other than photoresist.


After forming the FIG. 7 structure, a first spacer layer 230, such as silicon dioxide, is deposited over the surface of the FIG. 7 structure to result in the structure of FIG. 23. The thickness of first spacer layer 230 is targeted to be ⅓ times the width of photoresist 70. A spacer etch is performed on first spacer layer 230 of FIG. 23, then the photoresist layer 70 is removed, which results in the FIG. 24 structure having spacers 230′. As the spacer etch and photoresist etch removes very little or none of the vertical portions of the first spacer layer 230, the spacing at 232 and 240 does not change significantly. Spacing 240 equals the width of the photoresist layer 70 depicted in FIG. 23.


Next, a second spacer layer 250 is formed over the FIG. 24 structure to result in the FIG. 25 structure. The material of second spacer layer 250 is selected such that first spacers 230′ may be removed selective to layer 250. In this embodiment, second spacer layer 250 comprises silicon nitride. This layer 250 is also targeted to a thickness equal to ⅓ times the thickness of photoresist layer 70 depicted in FIG. 23. The process thus far results in spacing 232 being about ⅓ the width of photoresist layer 70 depicted in FIG. 23. Because layer 250 is formed to have a thickness (equal ⅓) which is more than ½ the distance of 232 (equal to ⅓), layer 250 bridges across the openings at 232, but does not bridge across the openings at 240.


After forming the FIG. 25 structure, an etch such as a spacer etch is performed on the second spacer layer 250 to result in the structure of FIG. 26 comprising spacers 230′ and 250′. This etch exposes the layer to be etched 72, but only at locations 260 over which photoresist layer 70 was originally formed. Further, locations 260 are each only about ⅓ the width of the photoresist layer 70 at FIG. 23.


After forming the FIG. 26 structure, the first spacers 230′ are etched selective to the second spacers 250′ to result in the structure of FIG. 27. In this embodiment, the pattern formed by remaining second spacer layer 250 has a density which is three times that of layer 70 at FIG. 23 (i.e. the pitch is ⅓ times that of the pitch of features 70 at FIG. 23). The particular etch used to remove the first spacers 230′ selective to the second spacers 250′ depends on the material used for each layer, and may be any suitable etch known in the art. Finally, layer to be etched 72 is etched using any etchant which removes layer 72 (removal not depicted) with reasonable selectivity to spacers 250′.


Instead of performing a spacer etch on the FIG. 25 structure to result in the FIG. 26 structure, a planarization process such as CMP process may be performed on the FIG. 25 structure to result in the structure of FIG. 28. Spacers 230′ are then removed to leave the pattern of FIG. 29, then an etch back (spacer etch) of spacer layer 250 is performed to result in the FIG. 30 structure comprising spacers 250′. Finally, layer 72 is etched to result in the structure of FIG. 31. This CMP process may result in spacers 250′ comprising a more uniform height than using a spacer etch, which may be advantageous to subsequent processing. As a spacer etch is performed on the FIG. 29 structure to clear the horizontal portions of layer 250 which connect adjacent spacers, all of features 250′ depicted by FIG. 30 are spacers, and comprise planarized, coplanar tops.


In an alternate embodiment to the previous paragraph, an etch back of layer 250 of FIG. 28 may be performed first, then spacers 230′ may be removed.


The process of FIGS. 23-27 provides a CD reduction of 1/(2m−1) where m=2 (comprising spacer layers 230 and 250); thus the pitch reduction is ⅓ (three times the feature density). This process may be modified for any practical value of m, thus the reduction may be ⅓, ⅕, 1/7, etc. of the original pattern. A process is depicted below where m=3, thus the pitch will be ⅕ of the original mask (i.e. five times the feature density). Again, for simplicity of explanation, the width of the photoresist is initially targeted to an arbitrary thickness of 1, with a distance between the photoresist of 1. The photoresist features, therefore, have a pitch of 2, which is depicted in FIG. 7. As with the embodiment of FIGS. 23-27, the photoresist is not trimmed in this embodiment.


For this embodiment, a blanket spacer layer, for example silicon nitride, is formed over the FIG. 7 structure. The blanket spacer layer is targeted to have a thickness of ⅕ the width of each photoresist feature 70. A spacer etch is performed on the first spacer layer to leave the structure of FIG. 32 having first spacers 320, photoresist 70, and the layer to be etched 72. At this point, m=1, with spacers 320 being formed from the first spacer layer.


Photoresist layer 70 is removed and a second spacer layer 330 is formed over the first spacers 320 as depicted in FIG. 33. Layer 330 comprises a material which may be etched selective to the material of spacers 320, for example silicon dioxide. Layer 330 is targeted to a thickness of ⅕, thus the spacing at 332 is ⅗ and the spacing at 334 is ⅕. A spacer etch is performed to result in the structure of FIG. 34 having first spacers 320 and second spacers 330′; thus m=2 at this point in the process, with spacers 330′ being formed from the second spacer layer 320.


Next, a third spacer layer 350 is formed. Third spacer layer 350 may comprise the same material of the first spacer layer, in this embodiment silicon nitride, or a different material which will withstand an etch of the second spacer layer. The third spacer layer is targeted to a thickness of ⅕. Because the target thickness of the third spacer layer 350 is more than half the spacing at 334, layer 350 bridges across opening 334, but forms conformally at spacing 332, which has a distance of ⅗. As there have been three spacer layers used to this point in the process, m=3.


After completing the FIG. 35 structure, a spacer etch is performed on the third spacer layer 350 to result in the structure of FIG. 36 having third spacers 350′.


Subsequently, the second spacers 330′ are etched selective to first spacers 320 and third spacers 350′ to result in the FIG. 37 structure. The remaining spacers 320, 350 are then used as a mask to etch the layer to be etched 72 to result in the structure of FIG. 38. Finally, spacers 320, 350′ may be removed.


In the alternative to using spacer etches, a planarization, for example CMP, may be performed on structures of the various embodiments. This CMP process may result in each of the spacers having a uniform height, which may be advantageous to subsequent processing. Using a planarizing process rather than a spacer etch to remove a portion of the spacer layer may be advantageous when using higher values of m. Rather than having the profile of FIG. 38 which is formed using spacer etches, a structure formed using a planarizing process will have a profile similar to FIG. 31. It is also contemplated that one or more spacer etches may be combined with one or more planarizing processes.


As with the embodiments depicted in FIGS. 7-22, the sizes of various elements related to the pattern formed by the embodiments of FIGS. 23-38 may be described in mathematical terms. The CD is reduced to 1/(2m−1) of its original value, where the original value of the CD is the width of photoresist feature 70 at FIGS. 23 and 32, and m is the number of spacer layers which are formed, where m≥2. The equation 1+X+2ma=−a may be used to determine the number of spacer layers required for a given reduction in CD, where m2 and “a” is the thickness of the spacer layers divided by the width of the original photoresist layer. In this embodiment, X=0 as there is no trim.


While the original mask layer 70 is trimmed in the embodiments of FIGS. 7-22 and untrimmed in the embodiments of FIGS. 23-38, the two processes have similarities. For example, it is possible (but not required) to form all the spacers from only two different types of materials. The m, m−2, m−4, etc. spacer layers may all be formed from the same material, while the m−1, m−3, m−5, etc. layers may also be formed from the same material (but different than, and etchable selective to, the m, m−2, m−4, etc. layers). Each spacer layer is formed from a different material than the preceding spacer. Further, the original masking layer, layer 70 in both embodiments, is removed prior to forming the second spacer layer. Also, with either embodiment the m−1, m−3, m−5, etc. spacer layers may be removed, while the m, m−2, m−4, etc. spacer layers may be used as a pattern.


The embodiments of FIGS. 7-22 provide a feature density multiplier which is an even number, while the embodiments of FIGS. 23-38 provide a feature density multiplier which is an odd number. The embodiments of FIGS. 7-22 have no bridging of the spacer layers, while the embodiments of FIGS. 23-38 both have an instance of bridging of a spacer layer (at 232 of FIG. 25 and at 334 of FIG. 35).


In yet another embodiment, the structure of FIG. 14 is formed, and layer 120 is used in place of photoresist layer 70 of FIG. 7. Thus layer 120 is trimmed, and a spacer layer is formed and spacer etched, then layer 120 is removed, as is done in FIGS. 8-11. The process continues with the second spacer layer of FIGS. 12 and 13.


In another embodiment, the structure of FIG. 27 is formed, and layer 250 is used in place of photoresist layer 70 of FIG. 7. Thus a spacer layer is formed over layer 250, then layer 250 is removed as is done to layer 70 in FIG. 24 and this final spacer layer is used as a mask to etch layer 10. A similar process may be performed with other embodiments disclosed herein.


As depicted in FIG. 39, a semiconductor device 390 formed in accordance with the invention may be attached along with other devices such as a microprocessor 392 to a printed circuit board 394, for example to a computer motherboard or as a part of a memory module used in a personal computer, a minicomputer, or a mainframe 396. The microprocessor and/or memory devices may be formed with (or otherwise comprise) an embodiment of the present invention. FIG. 39 may also represent use of device 390 in other electronic devices comprising a housing 396, for example devices comprising a microprocessor 392, related to telecommunications, the automobile industry, semiconductor test and manufacturing equipment, consumer electronics, or virtually any piece of consumer or industrial electronic equipment.


The processes and structures described herein may be used to manufacture a number of different structures comprising a patterned layer formed according to the inventive process. FIG. 40, for example, is a simplified block diagram of a memory device such as a dynamic random access memory having container capacitors, transistor gates, and other features which may be formed using an embodiment of the present invention. The general operation of such a device is known to one skilled in the art. FIG. 40 depicts a processor 392 coupled to a memory device 390, and further depicts the following basic sections of a memory integrated circuit: control circuitry 400; row address buffer 402; column address buffer 404; row decoder 406; column decoder 408; sense amplifier 410; memory array 412; and data input/output 414.


While this invention has been described with reference to illustrative embodiments, this description is not meant to be construed in a limiting sense. Various modifications of the illustrative embodiments, as well as additional embodiments of the invention, will be apparent to persons skilled in the art upon reference to this description. For example, the structures described as being formed from photoresist may be formed from other materials such as amorphous carbon (AC), transparent carbon (TC), multilayer resist (MLR), or bilayer resist (BLR). A dry development etch may be performed to transfer a pattern from a photoresist layer to a dielectric anti-reflective coating (DARC), or to a bottom anti-reflective coating (BARC), then to amorphous carbon, transparent carbon, an underlying multilayer resist, or to an underlayer of multilayer resist or bilayer resist. Further, a trim, if employed, may be performed on photoresist prior to the dry development etch or on an underlying layer after the dry development etch.


The spacer thickness in various embodiments is assumed to be equal to the target CD. The result is that the lines and spaces have equal widths. However, the spacer thickness of the two types of spacer materials may be different so that a final pattern with various duty cycles may be formed, as long as the sum of the two spacer thickness is equal to the final pitch. For example, during the pitch triple reduction process, a thick first spacer may be used with a thin second spacer. After the first spacer is selectively removed, the final pattern of relaxed pitch (i.e. the line smaller than the spacer) is formed with a density of three times the original density. This may be preferred in some embodiments, for example when used with a shallow trench isolation process. It is, therefore, contemplated that the appended claims will cover any such modifications or embodiments as fall within the true scope of the invention.

Claims
  • 1. A method used during fabrication of a semiconductor device, comprising: providing a layer to be etched;forming a sacrificial patterning layer over the layer to be etched, wherein the sacrificial patterning layer comprises a plurality of segmented portions having at least first and second cross sectional sidewalls;forming a plurality of sacrificial first spacers, with one spacer formed on each sidewall of each segmented portion of the sacrificial patterning layer;removing the sacrificial patterning layer;forming a conformal second spacer layer over the plurality of sacrificial first spacers;removing a portion of the conformal second spacer layer to form a plurality of second spacers on the sacrificial first spacers, wherein the second spacers have different elevational thicknesses;subsequent to forming the second spacers, removing the sacrificial first spacers; andetching the layer to be etched using the second spacers as a pattern.
  • 2. The method of claim 1 further comprising: forming a third spacer layer over the first spacers and on the second spacers;removing a portion of the third spacer layer to form third spacers;removing the second spacers and leaving the first and third spacers; andetching the layer to be etched using at least the first and third spacers as a pattern, wherein the first and third spacers have different elevational thicknesses.
  • 3. The method of claim 1 further comprising: providing a microprocessor; andproviding an electrical pathway between the semiconductor device and the microprocessor to facilitate electrical communication therebetween.
  • 4. The method of claim 1 wherein the second spacers each define non-planar tops.
  • 5. The method of claim 1 wherein the first spacers are the same height.
  • 6. The method of claim 5 wherein the first spacers each define a non-planar tops.
  • 7. The method of claim 1, wherein the sacrificial patterning layer comprises a photoresist layer, wherein the photoresist layer defines a height above a sacrificial first spacer height.
  • 8. A method, comprising: forming a sacrificial patterning material over a material to be etched, wherein the sacrificial patterning material comprises a plurality of segmented portions having at least first and second cross sectional sidewalls;forming a plurality of sacrificial first spacers, with one spacer formed on each sidewall of each segmented portion of the sacrificial patterning material;removing the sacrificial patterning material;forming a conformal silicon dioxide second spacer material over the plurality of sacrificial first spacers;removing a portion of the conformal silicon dioxide second spacer material to form a plurality of second silicon dioxide spacers on the sacrificial first spacers, wherein the second silicon dioxide spacers have different elevational thicknesses;subsequent to forming the second silicon dioxide spacers, removing the sacrificial first spacers; andetching the material to be etched using the silicon dioxide second spacers as a pattern.
RELATED PATENT DATA

This patent is a continuation of U.S. patent application Ser. No. 16/807,002 filed Mar. 2, 2020, entitled “Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same”, which is a continuation of U.S. patent application Ser. No. 15/993,568 filed May 30, 2018, now U.S. Pat. No. 10,607,844 entitled “Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same”, which is a continuation of U.S. patent application Ser. No. 15/681,066 filed Aug. 18, 2017, now U.S. Pat. No. 10,096,483 entitled “Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same”, which is a continuation U.S. patent application Ser. No. 15/076,474 filed Mar. 21, 2016, now U.S. Pat. No. 9,761,457 entitled “Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same”, which is a continuation of U.S. patent application Ser. No. 14/507,507 filed Oct. 6, 2014, now U.S. Pat. No. 9,305,782 entitled “Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same”, which is a divisional of U.S. patent application Ser. No. 11/484,271 filed Jul. 10, 2006, now U.S. Pat. No. 8,852,851 entitled “Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same”, the entirety of each of which is incorporated by reference herein.

US Referenced Citations (279)
Number Name Date Kind
4910168 Tsai Mar 1990 A
5008207 Blouse et al. Apr 1991 A
5013680 Lowrey et al. May 1991 A
5047117 Roberts Sep 1991 A
5254218 Roberts et al. Oct 1993 A
5328810 Lowrey et al. Jul 1994 A
5372916 Ogawa et al. Dec 1994 A
5382315 Kumar Jan 1995 A
5420067 Hsu May 1995 A
5429988 Huang et al. Jul 1995 A
5573837 Roberts et al. Nov 1996 A
5593813 Kim Jan 1997 A
5616510 Wong Apr 1997 A
5905279 Nitayama et al. May 1999 A
5916821 Kerber Jun 1999 A
6063688 Doyle et al. May 2000 A
6087263 Clampitt et al. Jul 2000 A
6140217 Jones et al. Oct 2000 A
6174818 Tao et al. Jan 2001 B1
6207490 Lee Mar 2001 B1
6235574 Tobben et al. May 2001 B1
6249335 Hirukawa et al. Jun 2001 B1
6303272 Furukawa et al. Oct 2001 B1
6352932 Clampitt et al. Mar 2002 B1
6383952 Subramanian et al. May 2002 B1
6429123 Tseng Aug 2002 B1
6455433 Chang et al. Sep 2002 B1
6483136 Yoshida et al. Nov 2002 B1
6545904 Tran Apr 2003 B2
6548385 Lai Apr 2003 B1
6548401 Trivedi Apr 2003 B1
6566280 Meagley et al. May 2003 B1
6580136 Mandelman et al. Jun 2003 B2
6599844 Koh et al. Jul 2003 B2
6605541 Yu Aug 2003 B1
6627524 Scott Sep 2003 B2
6630379 Mandelman et al. Oct 2003 B2
6638441 Chang et al. Oct 2003 B2
6649956 Yoshida et al. Nov 2003 B2
6667502 Agarwal et al. Dec 2003 B1
6703323 Kong et al. Mar 2004 B2
6710390 Parekh et al. Mar 2004 B2
6734107 Lai et al. May 2004 B2
6735132 Siek May 2004 B2
6753220 Juengling Jun 2004 B2
6756277 Yu Jun 2004 B1
6756619 Tran Jun 2004 B2
6774051 Chung et al. Aug 2004 B2
6811817 Sugeta et al. Nov 2004 B2
6826069 Kurjanowicz et al. Nov 2004 B2
6864184 Gabriel Mar 2005 B1
6872512 Yamashita Mar 2005 B2
6893972 Rottstegge et al. May 2005 B2
6905975 Boettiger et al. Jun 2005 B2
6916594 Bok et al. Jul 2005 B2
6951822 Scholz Oct 2005 B2
6977404 Katsumata et al. Dec 2005 B2
7023069 Blanchard Apr 2006 B2
7037840 Katz May 2006 B2
7042038 Yoshida et al. May 2006 B2
7049652 Mokhlesi et al. May 2006 B2
7064376 Shau Jun 2006 B2
7067385 Manning Jun 2006 B2
7074533 Fuller et al. Jul 2006 B2
7098105 Juengling Aug 2006 B2
7115525 Abatchev et al. Oct 2006 B2
7125781 Manning et al. Oct 2006 B2
7151040 Tran et al. Dec 2006 B2
7166533 Happ Jan 2007 B2
7199005 Sandhu et al. Apr 2007 B2
7202127 Musch et al. Apr 2007 B2
7202174 Jung et al. Apr 2007 B1
7230292 Graettinger Jun 2007 B2
7253118 Tran et al. Aug 2007 B2
7265059 Rao et al. Sep 2007 B2
7271108 Sadjadi Sep 2007 B2
7314810 Jung et al. Jan 2008 B2
7320911 Basceri et al. Jan 2008 B2
7339252 Blanchard Mar 2008 B2
7361609 Hah et al. Apr 2008 B2
7384849 Parekh et al. Jun 2008 B2
7387939 Manning Jun 2008 B2
7390749 Kim et al. Jun 2008 B2
7390750 Ramkumar et al. Jun 2008 B1
7396781 Wells Jul 2008 B2
7439152 Manning Oct 2008 B2
7442976 Juengling Oct 2008 B2
7517753 Manning Apr 2009 B2
7521371 DeBruler Apr 2009 B2
7521378 Fucsko et al. Apr 2009 B2
7524607 Ho et al. Apr 2009 B2
7537866 King Liu May 2009 B2
7544563 Manning Jun 2009 B2
7553760 Yang et al. Jun 2009 B2
7557013 Bhat et al. Jul 2009 B2
7557015 Sandhu et al. Jul 2009 B2
7582412 Cameron et al. Sep 2009 B2
7651951 Tran et al. Jan 2010 B2
7682924 Bhat et al. Mar 2010 B2
7687387 Inaba et al. Mar 2010 B2
7696076 Jung et al. Apr 2010 B2
7713818 Chan May 2010 B2
7754591 Jung Jul 2010 B2
7790357 Jung Sep 2010 B2
7790360 Alapati et al. Sep 2010 B2
7807575 Zhou Oct 2010 B2
7842601 Lee et al. Nov 2010 B2
7846646 Akifumi Dec 2010 B2
7851135 Jung et al. Dec 2010 B2
7855038 Hah et al. Dec 2010 B2
7897460 Parekh et al. Mar 2011 B2
7902074 Niroomand et al. Mar 2011 B2
7923371 Shinohe Apr 2011 B2
7959818 Jung Jun 2011 B2
8012675 Yang Sep 2011 B2
8067286 Parekh et al. Nov 2011 B2
8083953 Millward et al. Dec 2011 B2
8083958 Li et al. Dec 2011 B2
8129289 Smythe et al. Mar 2012 B2
8148052 Vanleenhove et al. Apr 2012 B2
8247302 Sills Aug 2012 B2
8273634 Sills Sep 2012 B2
8338304 Zhou Dec 2012 B2
8440576 Hong May 2013 B2
8575032 Light et al. Nov 2013 B2
8629048 Sipani et al. Jan 2014 B1
8629527 Parekh et al. Jan 2014 B2
8664125 Raley et al. Mar 2014 B2
8796155 Sills et al. Aug 2014 B2
8852851 Zhou Oct 2014 B2
9761457 Zhou et al. Sep 2017 B2
10096483 Zhou et al. Oct 2018 B2
10607844 Zhou Mar 2020 B2
20020037617 Kim et al. Mar 2002 A1
20020043690 Doyle et al. Apr 2002 A1
20020094688 Mitsuiki Jul 2002 A1
20020130348 Tran Sep 2002 A1
20020142603 Chang et al. Oct 2002 A1
20030001214 Yoshida et al. Jan 2003 A1
20030006410 Doyle Jan 2003 A1
20030008968 Sugeta et al. Jan 2003 A1
20030091936 Rottstegge et al. May 2003 A1
20030096903 Sugeta et al. May 2003 A1
20040043546 Yoshida et al. Mar 2004 A1
20040198065 Lee et al. Oct 2004 A1
20040253535 Cameron et al. Dec 2004 A1
20050058950 Sugeta et al. Mar 2005 A1
20050069813 Sawada et al. Mar 2005 A1
20050130068 Kondoh et al. Jun 2005 A1
20050142497 Ryou et al. Jun 2005 A1
20050164478 Chan et al. Jul 2005 A1
20050173740 Jim Aug 2005 A1
20050214683 Eiichi et al. Sep 2005 A1
20050215040 Doyle Sep 2005 A1
20050255696 Makiyama et al. Nov 2005 A1
20050272220 Waldfried et al. Dec 2005 A1
20060011947 Juengling Jan 2006 A1
20060024621 Nolscher et al. Feb 2006 A1
20060046200 Abatchev et al. Mar 2006 A1
20060046422 Tran et al. Mar 2006 A1
20060046484 Abatchev et al. Mar 2006 A1
20060063384 Hah et al. Mar 2006 A1
20060088788 Kudo et al. Apr 2006 A1
20060099347 Sugeta et al. May 2006 A1
20060115978 Specht et al. Jun 2006 A1
20060118785 Allen et al. Jun 2006 A1
20060154182 Brodsky Jul 2006 A1
20060216923 Tran Sep 2006 A1
20060240361 Lee et al. Oct 2006 A1
20060262511 Abatchev et al. Nov 2006 A1
20060263699 Abatchev et al. Nov 2006 A1
20060273456 Sant et al. Dec 2006 A1
20060278911 Eppich Dec 2006 A1
20060281266 Wells Dec 2006 A1
20060286795 Yosho Dec 2006 A1
20070003878 Paxton et al. Jan 2007 A1
20070010058 Juengling Jan 2007 A1
20070020565 Koh et al. Jan 2007 A1
20070023805 Wells et al. Feb 2007 A1
20070026684 Parascandola et al. Feb 2007 A1
20070037066 Hsiao Feb 2007 A1
20070045712 Haller et al. Mar 2007 A1
20070048674 Wells Mar 2007 A1
20070048930 Figura et al. Mar 2007 A1
20070049003 Smythe Mar 2007 A1
20070049011 Tran Mar 2007 A1
20070049030 Sandhu et al. Mar 2007 A1
20070049035 Tran Mar 2007 A1
20070049040 Bai et al. Mar 2007 A1
20070077524 Koh et al. Apr 2007 A1
20070077743 Rao et al. Apr 2007 A1
20070085152 Butler et al. Apr 2007 A1
20070096182 Schloesser et al. May 2007 A1
20070099431 Li May 2007 A1
20070105357 Nejad et al. May 2007 A1
20070123015 Chinthakindi et al. May 2007 A1
20070145464 Voshell et al. Jun 2007 A1
20070148984 Abatchev et al. Jun 2007 A1
20070161251 Tran et al. Jul 2007 A1
20070181929 Juengling Aug 2007 A1
20070190463 Sandhu et al. Aug 2007 A1
20070197014 Jeon et al. Aug 2007 A1
20070202671 Jung Aug 2007 A1
20070202697 Jung Aug 2007 A1
20070205438 Juengling Sep 2007 A1
20070205443 Juengling Sep 2007 A1
20070224537 Nozaki et al. Sep 2007 A1
20070238053 Hashimoto Oct 2007 A1
20070238299 Niroomand et al. Oct 2007 A1
20070248916 Kamijima Oct 2007 A1
20070261016 Sandhu et al. Nov 2007 A1
20070264828 Jung et al. Nov 2007 A1
20070264830 Huang et al. Nov 2007 A1
20070278183 Lee et al. Dec 2007 A1
20070281219 Sandhu Dec 2007 A1
20070281488 Wells et al. Dec 2007 A1
20070281493 Fucsko et al. Dec 2007 A1
20080002475 Yang et al. Jan 2008 A1
20080008969 Zhou et al. Jan 2008 A1
20080026327 Koo Jan 2008 A1
20080032243 Jung Feb 2008 A1
20080032508 Chang Feb 2008 A1
20080044770 Nozaki et al. Feb 2008 A1
20080057692 Wells et al. Mar 2008 A1
20080063986 Jung Mar 2008 A1
20080064213 Jung Mar 2008 A1
20080070165 Fischer et al. Mar 2008 A1
20080076070 Koh et al. Mar 2008 A1
20080085612 Smythe et al. Apr 2008 A1
20080090416 Rahu et al. Apr 2008 A1
20080113483 Wells May 2008 A1
20080113511 Park et al. May 2008 A1
20080122125 Zhou May 2008 A1
20080171438 Sinha et al. Jul 2008 A1
20080171446 Kim et al. Jul 2008 A1
20080176152 Hah et al. Jul 2008 A1
20080176406 Ikeda et al. Jul 2008 A1
20080193658 Millward Aug 2008 A1
20080199806 Hatakeyama et al. Aug 2008 A1
20080199814 Brzozowy et al. Aug 2008 A1
20080206950 Bhat et al. Aug 2008 A1
20080210900 Wojtczak et al. Sep 2008 A1
20080220600 Alapati et al. Sep 2008 A1
20080254627 Wells Oct 2008 A1
20080261349 Abatchev et al. Oct 2008 A1
20080292991 Wallow et al. Nov 2008 A1
20080296732 Olson Dec 2008 A1
20080305636 Kim et al. Dec 2008 A1
20090011374 Chang et al. Jan 2009 A1
20090074958 Xiao Mar 2009 A1
20090108415 Lenski et al. Apr 2009 A1
20090117739 Shin et al. May 2009 A1
20090130601 Jeon May 2009 A1
20090130612 Yang et al. May 2009 A1
20090130852 Kewley May 2009 A1
20090212016 Cheng et al. Aug 2009 A1
20090214823 Cheng et al. Aug 2009 A1
20090291397 deVilliers Nov 2009 A1
20090298274 Kajiware Dec 2009 A1
20100009512 Fishburn Jan 2010 A1
20100021573 Gonzalez et al. Jan 2010 A1
20100028809 Vanleenhove et al. Feb 2010 A1
20100040980 Eiichi et al. Feb 2010 A1
20100068656 Yeh Mar 2010 A1
20100081265 Mashita et al. Apr 2010 A1
20100093175 Niroomand et al. Apr 2010 A1
20100124826 Millward et al. May 2010 A1
20100129980 Sandhu et al. May 2010 A1
20100130015 Nakajima et al. May 2010 A1
20100130016 deVillers May 2010 A1
20100144150 Sills et al. Jun 2010 A1
20100144151 Sills et al. Jun 2010 A1
20100144153 Sills et al. Jun 2010 A1
20100203740 Li Aug 2010 A1
20110018055 Ohta et al. Jan 2011 A1
20110127677 Konishi Jun 2011 A1
20110147984 Cheng et al. Jun 2011 A1
20130009283 Zhou Jan 2013 A1
20130078574 Peeters et al. Mar 2013 A1
Foreign Referenced Citations (40)
Number Date Country
1550889 Dec 2004 CN
1752844 Mar 2006 CN
1761063 Apr 2006 CN
101026087 Aug 2007 CN
101145515 Mar 2008 CN
0171111 Feb 1986 EP
1273974 Jan 2003 EP
1376242 Jan 2004 EP
56-046531 Apr 1981 JP
58-157135 Sep 1983 JP
59-211231 Nov 1984 JP
64-035916 Jul 1989 JP
1292829 Nov 1989 JP
3270227 Dec 1991 JP
1994-06077180 Mar 1994 JP
6-275577 Sep 1994 JP
2002-217170 Aug 2002 JP
2003-234279 Aug 2003 JP
2004-134574 Apr 2004 JP
2004-247399 Sep 2004 JP
2006-245625 Sep 2006 JP
2007-017993 Jan 2007 JP
2003-0049198 Jun 2003 KR
2003-0056601 Jul 2003 KR
2003-0089063 Nov 2003 KR
10-2004-0016678 Feb 2004 KR
4025289 Mar 2004 KR
2004-0057582 Jul 2004 KR
10-2007-0076793 Jul 2007 KR
10-2007-0122049 Dec 2007 KR
10-0784062 Dec 2007 KR
10-2008-0038963 May 2008 KR
10-2008-0039006 May 2008 KR
200702903 Jan 2007 TW
200818405 Apr 2008 TW
200834660 Aug 2008 TW
WO 2006104654 Oct 2006 WO
WO 2007027558 Mar 2007 WO
WO 2008008338 Jan 2008 WO
WO 2008059440 May 2008 WO
Non-Patent Literature Citations (54)
Entry
CN CN 200980148546.9 SR Trans., Nov. 23, 2012, Micro Technology, Inc.
CN CN 200980148548.8 SR Trans., Feb. 18, 2013, Micron Technology, Inc.
CN CN 200980148590.X SR Trans, Feb. 22, 2013, Micron Technology, Inc.
CN CN 201080013110.1 SR Trans, Mar. 9, 2013, Micron Technology, Inc.
CN CN 201410270158.0 SR Trans., May 15, 2013, Micron Technology, Inc.
EP EP 09743197.7 Supp. Partial SR, Jun. 18, 2013, Micron Technology, Inc.
EP EP 09830818.2 Supp. Srch. Rpt., dated Jul. 30, 2013, Micron Tehnology, Inc.
EP EP 09830819.0 Supp. Partial SR, Mar. 21, 2013, Micron Tehnology, Inc.
EP EP 09830820.8 Supp. Srch Rpt., dated Aug. 13, 2013, Micron Tehnology, Inc.
EP EP 10756541.8 Supp. Srch Rpt., dated May 27, 2013, Micron Tehnology, Inc.
WO PCT/US2007/015729 IPRP, Jan. 13, 2009, Micron Technology, Inc.
WO PCT/US2007/015729 Srch Rpt., dated Jan. 2, 2008, Micron Technology, Inc.
WO PCT/US2007/015729 Writ. Opin., dated Jan. 2, 2008, Micron Technology, Inc.
WO PCT/US2009/039793 IPRP, Nov. 9, 2010, Micro Technology, Inc.
WO PCT/US2009/039793 Srch Rpt., dated Oct. 30, 2009, Micron Technology, Inc.
WO PCT/US2009/039793 Writ. Opin., dated Oct. 30, 2009, Micron Technology, Inc.
WO PCT/US2009/041500 IPRP, Dec. 2, 2010, Micron Technology, Inc.
WO PCT/US2009/041500 Srch Rpt., dated Dec. 7, 2009, Micron Technology, Inc.
WO PCT/US2009/041500 Writ. Opin., dated Dec. 7, 2009, Micron Technology, Inc.
WO PCT/US2009/039793 IPRP, Jun. 7, 2011, Micron Technology, Inc.
WO PCT/US2009/039793 Srch Rpt., dated May 31, 2009, Micron Technology, Inc.
WO PCT/US2009/063978 Writ. Opin., dated May 31,2010, Micron Technology, Inc.
WO PCT/US2009/063999 IPRP, Jun. 7, 2011, Micron Technology, Inc.
WO PCT/US2009/063999 Srch Rpt., dated May 31, 2010, Micron Technology, Inc.
WO PCT/US2009/063999 Writ. Opin., dated May 31, 2010, Micron Technology, Inc.
WO PCT/US2009/064004 IPRP, Jun. 16, 2011, Micron Technology, Inc.
WO PCT/US2009/064004 Srch Rpt., dated May 31, 2010, Micron Technology, Inc.
WO PCT/US2010/025495 IPRP, Sep. 27, 2011, Micron Technology, Inc.
WO PCT/US2010/025495 Srch Rpt., dated Sep. 29, 2010, Micron Technology, Inc.
WO PCT/US2010/025495 Writ Opin., dated Sep. 29, 2010, Micron Technology, Inc.
WO PCT/US2010/055488 IPRP, Jun. 5, 2012, Micron Technology, Inc.
WO PCT/US2010/055488 Srch Rpt., dated Jun. 27, 2011, Micron Technology, Inc.
WO PCT/US2010/055488 Writ. Opin., dated Jun. 27, 2011, Micron Technology, Inc.
SG SG 201300853-7 Search Rep., dated Jun. 10, 2013, Micron Technology, Inc.
SG SG 201300853-7 Written Op., dated Jun. 11, 2013, Micron Technology, Inc.
TW TW 098113229 Search Rept Trans, dated Sep. 26, 2012, Micron Technology, Inc.
TW TW 098139941 Search Rept Trans, dated Dec. 18, 2012, Search Report.
TW TW 098139942 Search Rept Trans, dated Dec. 27, 2012, Search Report.
TW TW 098139943 Search Rpt Trans., dated Dec. 21, 2012, Micron Technology, Inc.
TW TW 099140232 Search Rep. Trans, dated Jul. 29, 2013, Micron Technology, Inc.
Clariant, “Polysilazane SODs Spinfil 400 Series for STI/PMD Application”, Product Description, at least as early as Oct. 19, 2009, Japan, 1 page.
Ee et al., “Innovative Solutions to Enhance the Legacy Equipments Towards “One Generation Ahead” in Flip Chip BGA 0.8mm Ball Pitch Technology”, IEEE, Sep. 2005, United States, pp. 331-334.
Fritze et al., “Enhanced Resolution for Future Fabrication”, IEEE Circuits & Devices Magazine, Jan. 2003, pp. 43-47.
Gallia et al., “A Flexible Gate Array Architecture for High-Speed and High-Density Applications”, IEEE Journal of Solid-State Circuits vol. 31, No. 3, Mar. 1996, United States, pp. 430-436.
Hori et al., “Sub-40nm Half-Pitch Double Patterning with Resist Freezing Process”, Advances in Resist Materials and Processing Technology XXV, Proc. of SPIE, vol. 6923, 2008, 8 pages.
Lee et al., “Double-Patterning Technique Using Plasma Treatment of Photoresist”, Japanese Journal of Applied Physics, vol. 46, No. 9B, 2007, pp. 6135-6139.
Liau et al., “Softbake and Post-Exposure Bake Optimization for Process Window Improvement and Optical Proximity Effect Tuning”, Proceedings of ICSE, 2006, Malaysia, 7 pages.
Lu, “Advanced Cell Structures for Dynamic RAMs”, IEEE Circuits & Devices Magazine, Jan. 1989, United States, pp. 27-36.
Ma, “Plasma Resist Image Stabilization Technique (PRIST)”, 1980 IEEE, pp. 574-575.
Owa et al., “Immersion Lithography Ready for 45 nm Manufacgturing and Beyond”, SEMI Advanced Semiconductor Manufacturing Conference, 2007 IEEE, pp. 238-244.
Pease et al., “Lithography and Other Patterning Techniques for Future Electronics”, Proceedings of the IEEE, 2008, vol. 96, No. 2, Feb. 2008, pp. 248-256.
Tan et al., “Current Status of Nanonex Nanoimprint Solutions”, website: www.nanonex.com/technology.htm 2004, 9 pgs.
Terai et al., “Newly Developed RELACS Process and Materials for 65nm Node Device and Beyond”, IEEE International Conference on Microprocesses and Nanotechnology, Oct. 2005, United States, pp. 20-21.
Toyoshima et al.; 0.1 μm Level Contact Hole Pattern Formation with KrF Lithography by Resolution Enhancement Lithography Assistedby Chemical Shrink (RELACS); IEEE; 1998; pp. 12.5.1-12.5.4.
Related Publications (1)
Number Date Country
20220254644 A1 Aug 2022 US
Divisions (1)
Number Date Country
Parent 11484271 Jul 2006 US
Child 14507507 US
Continuations (5)
Number Date Country
Parent 16807002 Mar 2020 US
Child 17730478 US
Parent 15993568 May 2018 US
Child 16807002 US
Parent 15681066 Aug 2017 US
Child 15993568 US
Parent 15076474 Mar 2016 US
Child 15681066 US
Parent 14507507 Oct 2014 US
Child 15076474 US