Claims
- 1. A semiconductor device comprising a high performance integrated circuit chip having an outline assembled in a plastic package having an outline that is approximately the same as said outline of said chip, comprising:a substrate made of a plurality of patterned insulating layers alternating with patterned electrically conductive layers, said layers mutually adhering to form said substrate; said plurality of patterned insulating layers and said patterned electrically conductive layers comprising a plurality of passive electrical components and said patterned electrically conductive layers comprising routing lines, each of said lines terminating in a first plurality of bondable contact pads and a second plurality of solderable contact pads; said components and lines forming a web, configured mostly in a narrow peripheral band at least partially around a central substrate area, and operable with high performance in conjunction with said chip; said chip attached to said central substrate area and electrically connected to said first plurality of contact pads, respectively, whereby said passive components are integrated with said chip; and plastic encapsulation material surrounding said chip, said first plurality of contact pads, and said passive components such that the outline of said material is approximately the same as said outline of said chip.
- 2. The device according to claim 1 further comprising a plurality of solder balls attached to said second plurality of contact pads.
- 3. The device according to claim 1 wherein said passive electrical components include capacitors, inductors, resistors, distributed components, as well as networks of said components and said conductive routing lines.
- 4. The device according to claim 1 wherein said insulating layers are selected from a group consisting of polymers, polyimides, printed circuit board (PCB) resin, solder masks, and stacked layers made of at least one dielectric and one adhesive film.
- 5. The device according to claim 4 wherein said insulating layers comprise thin films of said polyimides in the thickness range from about 40 to 80 μm.
- 6. The device according to claim 4 wherein said insulating layers comprise thin films of said adhesives in the thickness range from about 8 to 15 μm.
- 7. The device according to claim 4 wherein said insulating layers comprise thin films of said solder masks in the thickness range from about 15 to 35 μm.
- 8. The device according to claim 1 wherein said conductive layers are selected from a group consisting of copper, copper alloy, gold, silver, palladium, platinum, and stacked layers of nickel/gold and nickel/palladium.
- 9. The device according to claim 1 wherein said encapsulation material is an epoxy-based molding compound.
- 10. The device according to claim 1 wherein said connection to said first plurality of contact pads is made by bonding wires or ribbons, solder balls, or z-axis conducting polymers.
- 11. A semiconductor device comprising a high performance integrated circuit chip having an outline assembled in a plastic package having an outline that is approximately the same as said outline of said chip, comprising:a substrate having said outline that is approximately the same as said outline of said chip and comprising at least one patterned insulating layer between patterned electrically conductive layers; a passive electrical component formed in said substrate such that a portion of said passive electrical component is in at least one of said electrically conductive layers and a portion of said passive electrical component is in said at least one patterned insulating layer; said chip attached to said substrate and electrically coupled to said passive electrical component; and plastic encapsulation material covering said chip and at least a portion of said substrate.
- 12. The semiconductor device of claim 11 wherein said passive electrical component is a capacitor.
- 13. The semiconductor device of claim 11 wherein said chip overlies at least a portion of said passive electrical component.
- 14. A semiconductor device, comprising:a substrate comprising at least one patterned insulating layer between patterned electrically conductive layers; a capacitor comprising two parallel plates separated by a dielectric, said capacitor formed in said substrate such that each of said plates of said capacitor are in different ones of said electrically conductive layers and said dielectric of said capacitor is in said at least one patterned insulating layer; said chip attached to said substrate and electrically coupled to said passive electrical component, said chip at least partially overlying said capacitor.
- 15. The semiconductor device of claim 14 further comprising plastic encapsulation covering said chip and at least a portion of said substrate.
Parent Case Info
This application claims priority under 35 USC §119 based upon Provisional Patent Application No. 60,244,673, filed Oct. 31, 2000, and Ser. No. 60/204,262, filed May 15, 2000.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4795670 |
Nishigaki et al. |
Jan 1989 |
A |
5481436 |
Werther |
Jan 1996 |
A |
5510758 |
Fujita et al. |
Apr 1996 |
A |
6021050 |
Ehman et al. |
Feb 2000 |
A |
6362525 |
Rahim |
Mar 2002 |
B1 |
Provisional Applications (2)
|
Number |
Date |
Country |
|
60/244673 |
Oct 2000 |
US |
|
60/204262 |
May 2000 |
US |