Claims
- 1. A method of packaging a semiconductor device to ensure alignment of the semiconductor device leads with traces of a printed wiring board, comprising the steps of:
- patterning a leadframe from a conductive foil, wherein the leadframe has a plurality of leads and at least one tab element having a fixed coplanar relationship with the plurality of leads, the at least one tab element having a concave positioning means on one surface and a corresponding convex positioning means on another surface for aligning the at least one tab element with a planar substrate;
- mounting a die to a central portion of the leadframe and connecting the die to inner portions of the leads;
- forming a package body around the die and the central portion of the leadframe, wherein outer portions of the leads extend beyond a periphery of the package body, and
- extending the at least one tab element beyond the periphery of the package body and proximate thereto, wherein the at least one tab remains in the fixed coplanar relationship with the outer portions of the plurality of leads.
- 2. A method of aligning a packaged semiconductor device to a substrate when mounted thereto, comprising the step of:
- aligning a packaged semiconductor device having a semiconductor die mounted to a leadframe formed of a foil and having a plurality of leads and at least one tab element formed from the foil at a position located proximate to the outside periphery of a package body formed about the die, the at least one tab element having a concave positioning means on one surface and a convex positioning means on another an other surface for aligning the at least one tab element with a planar substrate having at least one alignment element for positioning the semiconductor device on the substrate when the at least one alignment element engages either or both of the positioning means of the at least one tab element.
- 3. The method of claim 2, further comprising the step of:
- aligning a plurality of leads extending from the package body with a plurality of conductive traces on the substrate when the at least one alignment element engages the at least one tab element on the substrate.
- 4. The method of claim 2, wherein:
- the at least one tab element is provided with at least one hole; and
- the at least one alignment element is at least one pin protruding from a surface of the substrate so that is passes through the at least one hole of the at least one tab element when the packaged semiconductor device is positioned on the substrate.
- 5. The method of claim 2, wherein:
- the substrate is provided with at least one alignment mark for aligning the at least one tab element when the packaged semiconductor device is placed on the substrate.
- 6. The method of claim 5, wherein:
- the at least one alignment mark is in color contrasting with the substrate color.
Parent Case Info
This application is a continuation of application Ser. No. 08/340,737, filed Nov. 16, 1994, now abandoned which application is a divisional of application Ser. No. 07/992,643, filed Dec. 18, 1992, abandoned.
US Referenced Citations (3)
| Number |
Name |
Date |
Kind |
|
5018005 |
Lin et al. |
May 1991 |
|
|
5104827 |
Schneider et al. |
Apr 1992 |
|
|
5177326 |
Goldhammer |
Jan 1993 |
|
Foreign Referenced Citations (8)
| Number |
Date |
Country |
| 61-148850 |
Jul 1986 |
JPX |
| 63-65660 |
Mar 1988 |
JPX |
| 1-120044 |
May 1989 |
JPX |
| 362562 |
Mar 1991 |
JPX |
| 3108360 |
May 1991 |
JPX |
| 469960 |
Mar 1992 |
JPX |
| 4-129259 |
Apr 1992 |
JPX |
| 4277673 |
Oct 1992 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
992643 |
Dec 1992 |
|
Continuations (1)
|
Number |
Date |
Country |
| Parent |
340727 |
Nov 1994 |
|