Claims
- 1. A process for producing a semiconductor device, which comprises the steps of:
- (a) providing a substrate having an insulating surface and having a recess, said recess having a shorter side of <100 .mu.m, a longer side of <200 .mu.m and a depth of <50 .mu.m and a nucleation surface formed in the recess;
- (b) conducting a vapor deposition to grow a crystalline first semiconductor region having a first conductive type on the nucleation surface until at least a part of the first semiconductor region contacts the surface of the substrate;
- (c) vapor depositing a crystalline second semiconductor region having a second conductive type opposite to the first conductive type until at least a part of the second semiconductor region contacts the surface of the substrate;
- (d) flattening the first and the second semiconductor regions such that the insulating surface of the substrate and the flattened surfaces of the first and the second semiconductor regions form a single planar surface; and
- (e) forming on said single planar surface wiring portions which are electrically connected to each of the first and the second semiconductor regions.
- 2. The process of claim 1, wherein the semiconductor regions comprise a semiconductor of group III-V compounds.
- 3. The process of claim 1, wherein the semiconductor regions comprise a semiconductor of group II-VI compounds.
- 4. The process according to claim 1, wherein the semiconductor regions comprise a semiconductor.
- 5. The process according to claim 1, wherein the second semiconductor region is formed by adding a doping material having the second conductive type to a material for forming the first semiconductor region.
- 6. The process according to claim 1, wherein the wiring portions are formed by vapor deposition.
- 7. The process according to claim 1, wherein the opening of the recess is rectangular.
- 8. The process according to claim 1, wherein the opening of the recess is square.
- 9. A process for producing a semiconductor device, which comprises the steps of:
- (a) providing a substrate having a recess with a bottom surface, said recess having a shorter side of <100 .mu.m, a longer side of <200 .mu.m and a depth of <50 .mu.m and a nucleation surface formed in the recess and offset from the center of the bottom surface of the recess;
- (b) conducting a vapor deposition to grow a crystalline first semiconductor region having a first conductive type on the nucleation surface until at least a part of the first semiconductor region contacts the surface of the substrate;
- (c) vapor depositing a crystalline second semiconductor region having a second conductive type opposite to the first conductive type until at least a part of the second semiconductor region contacts the surface of the substrate;
- (d) flattening the first and the second semiconductor regions such that the surface of the substrate and the flattened surfaces of the first and the second semiconductor regions form a single planar surface; and
- (e) forming on said single planar surface portions which are electrically connected to each of the first and the second semiconductor regions.
- 10. The process of claim 9, wherein the semiconductor regions comprise a semiconductor of group II-VI compounds.
- 11. The process according to claim 9, wherein the semiconductor regions comprise a semiconductor.
- 12. The process according to claim 9, wherein the semiconductor region is formed by adding a doping material having the second conductive type to a material for forming the first semiconductor region.
- 13. The process according to claim 9, wherein the wiring portions are formed by vapor deposition.
- 14. The process according to claim 9, wherein the opening of the recess is rectangular.
- 15. The process according to claim 9, wherein the opening of the recess is square.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-319511 |
Nov 1990 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/073,386, filed Jun. 9, 1993, now abandoned, which is a divisional of application Ser. No. 07/795,805, filed Nov. 21, 1991, now U.S. Pat. No. 5,243,200, issued Sep. 7, 1993.
US Referenced Citations (8)
Foreign Referenced Citations (8)
Number |
Date |
Country |
0276959 |
Aug 1988 |
EPX |
0281335 |
Sep 1988 |
EPX |
0285358 |
Oct 1988 |
EPX |
0288166 |
Oct 1988 |
EPX |
0312401 |
Apr 1989 |
EPX |
60-167439 |
Aug 1985 |
JPX |
63-237517 |
Oct 1988 |
JPX |
63-239933 |
Oct 1988 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Jastrzebski, L., "Silicon CVD for SOI: Principles and Possible Applications" Solid State Technology, vol. 27, No. 9, pp. 239-243 Sep. 1984. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
795805 |
Nov 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
73386 |
Jun 1993 |
|