Claims
- 1. A method for manufacturing a semiconductor device having a resin package, comprising the steps of:
- supplying a plurality of terminal members, each terminal member having a geometric form permitting substantially free rolling movement thereof when placed on a flat surface, on a jig that has an upper major surface, said upper major surface being formed with a plurality of depressions arranged in accordance with a desired lead pattern, such that the terminal members settle in the depressions and are held thereby, said depressions being smaller than the terminal members such that a space is formed between the terminal members and the depressions when the terminal members are held in the depressions;
- placing an interconnection member on said jig, the interconnection member having upper and lower major surfaces and carrying a semiconductor chip on one of the upper and lower major surfaces, said interconnection member further having a conductor pattern in electrical connection with the semiconductor chip, such that the lower major surface of the interconnection member establishes contact with the terminal members held in the depressions;
- establishing an electric connection and a mechanical connection between the terminal members held in the depressions and the interconnection member; and
- casting a resin on the interconnection member thereby to form the resin package and such that the semiconductor chip and the interconnection member are embedded in the resin package with the terminal members projecting from the package.
- 2. A method as claimed in claim 1 in which each depression of the jig is evacuated through a corresponding passage formed in the jig so as to communicate with the depression.
- 3. A method as claimed in claim 2 in which said step of casting a resin comprises the steps of:
- placing the interconnection member, to which the terminal members are connected electrically and mechanically in the step of establishing the electric connection and the mechanical connection, on a second jig that has a corresponding, second upper major surface, said second upper major surface of the second jig having a plurality of depressions arranged therein in accordance with the terminal members connected to the interconnection member and such that the terminal members are settled in the depressions, said depressions being smaller than the terminal members such that a space is formed between the terminal members and the depressions when the interconnection member is placed on the second jig; and
- pouring a resin onto, and thereby to bury, the interconnection member together with the semiconductor chip held thereon.
- 4. A method as claimed in claim 1 in which said step of establishing the electric connection and the mechanical connection comprises welding the terminal members to the interconnection member.
- 5. A method for manufacturing a semiconductor device having a resin package, comprising the steps of:
- placing an interconnection member on a jig, the interconnection member having upper and lower major surfaces and carrying a semiconductor chip on one of the upper and lower major surfaces thereof, said interconnection member further having a conductor pattern in electrical connection with the semiconductor chip, the jig further having a plurality of support members projecting therefrom and contacting corresponding positions on the interconnection member when the interconnection member is placed on the jig, said plurality of support members being arranged in a pattern corresponding to the conductor pattern of the interconnection member;
- casting a resin on the interconnection member in the state in which the interconnection member is placed on the jig and so as to form a resin package in which the semiconductor chip and the interconnection member are embedded;
- removing the jig from the resin package, said resin package having a plurality of depressions therein corresponding to the positions at which the support members of the jig contacted the interconnection member;
- supplying a plurality of terminal members, each terminal member having a geometric form permitting substantially free rolling movement thereof when placed on a flat surface, to the resin package such that respective said terminal members settle in the plurality of depressions; and
- fusing the respective terminal members, as settled in the plurality of depressions, to the interconnection member.
- 6. A method as claimed in claim 5 in which said step of fusing comprises annealing the resin package.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-165979 |
Jun 1990 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/053,802, filed Apr. 29, 1993, now U.S. Pat. No. 5,293,072, which is a continuation of application Ser. No. 07/720,209, filed Jun. 24, 1991, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3959874 |
Coucoulas |
Jun 1976 |
|
4530152 |
Roche et al. |
Jul 1985 |
|
4994902 |
Okahashi et al. |
Feb 1991 |
|
Foreign Referenced Citations (9)
Number |
Date |
Country |
0082902 |
Jul 1983 |
EPX |
0263222 |
Apr 1988 |
EPX |
242908 |
Feb 1987 |
DEX |
55-74147 |
Jun 1980 |
JPX |
60-154536 |
Aug 1985 |
JPX |
62-25435 |
Feb 1987 |
JPX |
62-266857 |
Nov 1987 |
JPX |
1129446 |
May 1989 |
JPX |
8806395 |
Aug 1988 |
WOX |
Non-Patent Literature Citations (2)
Entry |
E. Stephens, "Pinless Module Connector," IBM Technical Disclosure Bulletin, vol. 20, No. 10, Mar. 1978, p. 3872. |
J. Lyman, "Solder Columns Secure Chip Carriers to Epoxy," Electronics, vol. 58, No. 37, Sep. 16, 1985, pp. 20-21. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
53802 |
Apr 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
720209 |
Jun 1991 |
|