Claims
- 1. A semiconductor integrated circuit device comprising:
- a substantially tetragonal semiconductor substrate having a major surface including a first peripheral edge and a second peripheral edge adjacent to said first peripheral edge to define a corner of said major surface of said substantially tetragonal semiconductor substrate;
- a plurality of active circuit elements which are formed on said major surface of said substantially tetragonal semiconductor substrate;
- a plurality of bonding pads formed on said major surface of said substantially tetragonal semiconductor substrate;
- a metal wiring electrically connecting one of said plurality of active circuit elements and one of said bonding pads, and a broad metal wiring formed adjacent to said first and second peripheral edges of said major surface of said substantially tetragonal semiconductor substrate, said broad metal wiring including a first portion extending in parallel with said first peripheral edge, a second portion extending in parallel with said second peripheral edge and a connecting portion connecting said first portion with said second portion;
- an inorganic passivation film formed over said metal wiring and said broad metal wiring; and
- a thermosetting sealing resin which is formed over said inorganic passivation film and which encapsulates said semiconductor substrate, said broad metal wiring having a slit formed in said connection portion and said second portion and extending to said first portion, and the width of said broad metal wiring being sufficient to act as wiring for supplying a power source or a ground potential for said plurality of active circuit elements.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said metal wiring and said broad metal wiring comprise an aluminum film.
- 3. A semiconductor integrated circuit device according to claim 2, wherein said first portion of said broad metal wiring has a first predetermined width and said second portion of said broad metal wiring has a second predetermined width.
- 4. A semiconductor integrated circuit device according to claim 3, wherein said first predetermined width is equal with said second predetermined width.
- 5. A semiconductor integrated circuit device according to claim 2, wherein said inorganic passivation film comprises a silicon nitride film.
- 6. A semiconductor integrated circuit device according to claim 2, further comprising an insulating film formed under said aluminum film.
- 7. A semiconductor integrated circuit device according to claim 6, wherein said insulating film comprises a phosphosilicate glass.
- 8. A semiconductor integrated circuit device comprising:
- a substantially tetragonal semiconductor substrate having a major surface including a first peripheral edge and a second peripheral edge adjacent to said first peripheral edge to define a corner of said major surface of said substantially tetragonal semiconductor substrate;
- a plurality of active circuit elements which are formed on said major surface of said substantially tetragonal semiconductor substrate;
- a plurality of bonding pads formed on said major surface of said substantially tetragonal semiconductor substrate;
- a metal wiring electrically connecting one of said plurality of active circuit elements and one of said bonding pads, and a broad metal wiring formed adjacent to said first and second peripheral edges of said major surface of said substantially tetragonal semiconductor substrate, said broad metal wiring including a first portion extending in parallel with said first peripheral edge, a second portion extending in parallel with said second peripheral edge and a connecting portion connecting said first portion with said second portion;
- an inorganic passivation film formed over said metal wiring and said broad metal wiring; and
- a thermosetting sealing resin which is formed over said inorganic passivation film and which encapsulates said semiconductor substrate, said broad metal wiring having a slit formed in said connection portion and extending to said first portion, said slit comprising small holes and the width of said broad metal wiring being sufficient to act as wiring for supplying a power source or a ground potential for said plurality of active circuit elements.
Priority Claims (1)
Number |
Date |
Country |
Kind |
55-119817 |
Sep 1980 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation application of Ser. No. 072,405, filed on Jun. 7, 1993, U.S. Pat. No. 4,371,411, which application is a continuation application of Ser. No. 703,765, filed on May 21, 1991 (now U.S. Pat. No. 5,229,642), which application is a divisional application of Ser. No. 419,007, filed on Oct. 10, 1989 (now U.S. Pat. No. 5,023,699), which application is a continuation application of Ser. No. 191,080, filed on May 6, 1988 (now abandoned), which application is a continuation application of Ser. No. 902,539, filed on Sep. 2, 1986 (now abandoned), which application is a continuation application of Ser. No. 744,151, filed on Jun. 13, 1985 (now U.S. Pat. No. 4,625,227), which application is a continuation application of Ser. No. 292,585, filed Aug. 13, 1981 (now abandoned).
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4248920 |
Yoshizumi et al. |
Feb 1981 |
|
4271582 |
Shirai et al. |
Jun 1981 |
|
4412237 |
Matsumura et al. |
Oct 1983 |
|
4625227 |
Hara et al. |
Nov 1986 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
52-39378 |
Mar 1977 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"IIL (I.sup.2 L) Device: Video-type Player and TV Set (Example 2)" Yoshihiro Nakano et al., pp. 47-51 (1978), English translation pp. 1-11. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
419007 |
Oct 1989 |
|
Continuations (6)
|
Number |
Date |
Country |
Parent |
72405 |
Jun 1993 |
|
Parent |
703765 |
May 1991 |
|
Parent |
191080 |
May 1988 |
|
Parent |
902539 |
Sep 1986 |
|
Parent |
744151 |
Jun 1985 |
|
Parent |
292585 |
Aug 1981 |
|