The present disclosure relates to the fabrication of semiconductor devices having variable gate lengths. The present disclosure particularly relates to post-gate, pre-silicidation spacer processing at gate pitch values for the 32 nanometer (nm) technology node and beyond.
Modern integrated circuits (ICs) utilize several different polysilicon (“poly”) pitch values depending on a desired gate length for a particular device on the IC. However, continuously scaled pitch values minimize the space available for implants, stress memorization techniques, silicidation, dual stress liners, and contacts. As dimensions shrink, the process margin in each individual process step and tolerance for process variability decreases.
Also, after spacers are formed, a silicide block mask, or resistor protection layer, is required to protect the poly and diffusion resistors from silicide formation. To protect the underlying layers when the resistor protection layer is removed (from places in which a silicide is to be formed), an oxide etch stop layer is formed under the protection layer. The etch stop layer must then be removed to expose the silicon source and drain regions for silicidation. In addition, a spacer pull back process (i.e., partial removal of the outermost spacers) is required prior to contact integration to increase the space for the source and drain contacts. However, the spacer etch erodes the silicide, which increases contact resistance, which in turn degrades device performance.
A need therefore exists for methodology enabling a more robust and cost-efficient post-gate spacer processing while allowing cost-efficient gate pitch scaling.
An aspect of the present disclosure is skipping an oxide liner deposition under a silicide block mask and removal thereof during post-gate processing.
Another aspect of the present disclosure is depositing a nitride resistor protection layer directly over a partially exposed oxide layer and combining a spacer pull back process with etching of the resistor protection layer prior to silicidation.
Additional aspects and other features of the present disclosure will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present disclosure. The advantages of the present disclosure may be realized and obtained as particularly pointed out in the appended claims.
According to the present disclosure, some technical effects may be achieved in part by a method including: forming an oxide layer over a gate stack, forming a nitride layer over the oxide layer, partially removing the nitride layer to expose a portion of the oxide layer, forming a protective nitride layer directly over the partially exposed oxide layer and a remaining portion of the nitride layer, and removing the protective nitride layer from the gate stack and at least partially removing the remaining portion of the nitride layer.
Aspects of the present disclosure include the gate stack including a gate electrode, a nitride formed on sidewalls of the gate electrode, and oxide formed on the nitride. Further aspects include partially removing the nitride layer by reactive ion etching (RIE) horizontal surfaces of the nitride layer. Additional aspects include partially removing the nitride layer to expose the oxide layer at a top surface of the gate stack. Further aspects include partially removing the remaining portion of the nitride layer to expose the oxide layer at top and upper sidewall surfaces of the gate stack. Additional aspects include removing exposed portions of the oxide layer to expose top and upper sidewall surfaces of a gate electrode, and forming a gate silicide at exposed portions of the gate electrode. Further aspects include forming the nitride layer directly on the oxide layer. Additional aspects include the gate stack including a high-K metal gate (HKMG). Further aspects include forming the protective nitride layer to a thickness of 100 to 300 angstroms (Å).
Another aspect of the present disclosure is a method including forming an oxide layer over a gate stack, forming a nitride layer over the oxide layer, partially removing the nitride layer to expose a portion of the oxide layer, forming a protective nitride layer directly over the partially exposed oxide layer and a remaining portion of the nitride layer, and removing the protective nitride layer from the gate stack and at least partially removing the remaining portion of the nitride layer, the partial removal of the nitride layer exposing the oxide layer at a top surface of the gate stack, and at least partially removing the remaining portion of the nitride layer to expose the oxide layer at top and upper sidewall surfaces of the gate stack. Additional aspects include the gate stack including a gate electrode, a nitride formed on sidewalls of the gate electrode, and oxide formed on the nitride. Further aspects include partially removing the nitride layer by RIE horizontal surfaces of the nitride layer. Additional aspects include removing exposed portions of the oxide layer to expose top and upper sidewall surfaces of a gate electrode and forming a gate silicide at exposed portions of the gate electrode. Further aspects include forming the nitride layer directly on the oxide layer. Additional aspects include the gate stack including a HKMG. Further aspects include forming the protective nitride layer to a thickness of 100 to 300 Å.
Aspects include a method comprising: forming an oxide layer over a gate stack, a source region, and drain region, forming a nitride layer over the oxide layer, partially removing the nitride layer to expose a portion of the oxide layer at a top surface of the gate stack and the source and drain regions, performing a deep implantation at the source and drain regions, forming a protective nitride layer directly over the exposed portion of the oxide layer, the source and drain regions, and a remaining portion of the nitride layer, removing the protective nitride layer from the gate stack and the source and drain regions, and at least partially removing the remaining portion of the nitride layer, to expose a portion of the oxide layer at top and upper sidewall surfaces of the gate stack and over the source and drain regions, removing the exposed portions of the oxide layer to expose top and upper sidewall surfaces of a gate electrode and the source and drain regions, and forming a silicide on the gate electrode and the source and drain regions. Additional aspects include the gate stack including a HKMG, a nitride formed on sidewalls of the HKMG, and oxide formed on the nitride. Further aspects include forming the nitride layer directly on the oxide layer and partially removing the nitride layer by RIE horizontal surfaces of the nitride layer. Additional aspects include forming the protective nitride layer to a thickness of 100 to 300 Å.
Additional aspects and technical effects of the present disclosure will become readily apparent to those skilled in the art from the following detailed description wherein embodiments of the present disclosure are described simply by way of illustration of the best mode contemplated to carry out the present disclosure. As will be realized, the present disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the present disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawing and in which like reference numerals refer to similar elements and in which:
In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of exemplary embodiments. It should be apparent, however, that exemplary embodiments may be practiced without these specific details or with an equivalent arrangement. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring exemplary embodiments. In addition, unless otherwise indicated, all numbers expressing quantities, ratios, and numerical properties of ingredients, reaction conditions, and so forth used in the specification and claims are to be understood as being modified in all instances by the term “about.”
Following source and drain region implantations (not shown for illustrative convenience), an etch stop oxide liner 123 and nitride resistor protection layer 125 are sequentially deposited (
Next, etch stop oxide liner 123 is removed during a pre-silicide cleaning step to expose the top of polysilicon 103 and source and drain regions 121 (
The present disclosure addresses and solves the current problem of increased process steps, high serial resistance in PMOS devices and high contact resistance, attendant upon SP1 spacer shaper etching. In accordance with embodiments of the present disclosure, a post-gate oxide liner deposition step is skipped allowing SP1 to be pulled back prior to silicidation, thereby eliminating the spacer shaper step post-silicidation.
Methodology in accordance with embodiments of the present disclosure includes forming an oxide layer over a gate stack, forming a nitride layer over the oxide layer, partially removing the nitride layer to expose a portion of the oxide layer, forming a protective nitride layer directly over the partially exposed oxide layer and a remaining portion of the nitride layer, removing the protective nitride layer from the gate stack, and at least partially removing the remaining portion of the nitride layer.
Still other aspects, features, and technical effects will be readily apparent to those skilled in this art from the following detailed description, wherein preferred embodiments are shown and described, simply by way of illustration of the best mode contemplated. The disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
Following deep source and drain region implantations (not shown for illustrative convenience), protective nitride layer 223 is formed over the gate stack and substrate (
Next, protective nitride layer 223 is etched to expose horizontal portion 227 of oxide liner 215 (over gate 201) and portions over source and drain regions 221 (
Adverting to
The embodiments of the present disclosure can achieve several technical effects, including an improved device performance, and robust, cost efficient, post-gate processing. The present disclosure enjoys industrial applicability associated with the designing and manufacturing of any of various types of highly integrated semiconductor devices used in microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras.
In the preceding description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not as restrictive. It is understood that the present disclosure is capable of using various other combinations and embodiments and is capable of any changes or modifications within the scope of the inventive concept as expressed herein.