1. Technical Field
The present invention relates to semiconductor interconnect structures and fabrication methods, and more particularly to interconnect structures having airgaps formed therebetween using a self-aligned process.
2. Description of the Related Art
The speed of propagation of interconnect signals is an important factor controlling overall circuit speed as feature sizes are reduced, and the number of devices per unit area and the number of interconnect levels are increased. Throughout the semiconductor industry, there has been a strong drive to reduce the dielectric constant, k, of the interlayer dielectric (ILD) materials used to electrically insulate metal lines. The dielectric constant, k, of ILD materials has been steadily reduced. As a result, interconnect signals travel faster through conductors due to a reduction in resistance-capacitance (RC) delays. The ultimate dielectric constant of unity can be achieved by incorporating an airgap or vacuum as the electrically insulator between metal structures in an interconnect.
Airgap interconnects are typically formed using a mask layer over a chemical vapor deposited (CVD) interlevel dielectric (ILD) layer. patterning the mask layer, etching airgap holes and removing residual materials in the holes to form the airgaps. The patterning of these airgap structures with sub-design rule dimensions can be formed by lithographic techniques or self-assembly techniques. Both patterning processes for forming these airgaps include many opportunities for misalignment of the airgap structure over the conductive structures. Consequently, airgap interconnects thus formed suffer from reliability degradation due to these misaligned holes which form the airgap structures.
Devices and methods for forming a self-aligned airgap interconnect structure includes etching a conductive layer to a substrate to form conductive structures with patterned gaps and filling the gaps with a sacrificial material. The sacrificial material is planarized to expose a top surface of the conductive layer. A permeable cap layer is deposited over the conductive structure and the sacrificial material. Self-aligned airgaps are formed by removing the sacrificial material through the permeable layer.
A method for forming a self-aligned airgap interconnect structure includes depositing a second conductive layer on a first conductive layer formed on a substrate; patterning the second conductive layer to form first trenches down to the first conductive layer; patterning the second conductive layer to form second trenches down to the first conductive layer and transferring the first trenches down to the substrate to form openings extending between the first and second conductive layers; filling the openings with a sacrificial material; planarizing to expose atop surface of the second conductive layer; depositing a permeable cap layer over the conductive structure and the sacrificial material; and forming self-aligned airgaps by removing the sacrificial material through the permeable layer.
An integrated circuit device includes at least a pair of conductive structures configured by etching a conductive layer to form sidewalk extending through a thickness of the conductive layer. A self-aligned airgap is formed between the pair of conductive structures and being bounded by a substrate, the sidewalk of the respective conductive structures and a permeable cap layer.
These and other features and advantages will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
The disclosure will provide details in the following description of preferred embodiments with reference to the following figures wherein:
in accordance with the present principles, self-aligned airgaps and methods for their fabrication are provided. The self-aligned airgaps represent a reduction in the number of fabrication steps and associated costs for airgap interconnect structures. Further, the present principles fabricate reliable airgap structures using a self-aligned metal etch fabrication process which reduces or eliminates misalignment between conductors of the airgap interconnect structures.
The present principles include embodiments that employ a metal etch integration. Instead of relying on an interlevel dielectric layer to form the metal structures (e.g., single or dual damascene) by depositing a metal inside of trenches or vias, the metal structures are formed by etching a conductive layer. Metal or conductive structures are etched to form openings. The openings are filled with a sacrificial gap fill material. The gap fill material is removed through a permeable barrier to leave the self-aligned airgap structure.
In the following description, numerous specific details are set forth, such as particular structures, components, materials, dimensions, processing steps and techniques, to provide a thorough understanding of the present principles. However, it will be appreciated by one of ordinary skill in the art that these specific details are illustrative and should not be construed as limiting.
It will be understood that when an element such as a layer, region or substrate is referred. to as being “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred. to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
It is to be understood that the present invention will be described in terms of a given illustrative architecture having a semiconductor wafer or substrate; however, other architectures, structures, substrate materials and process features and steps may be varied within the scope of the present invention.
Circuits or structures as described herein may be part of a design for an integrated circuit chip. The chip design may be created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips Or the photolithographic masks used in fabricate chips, the designer may transmit the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly. The stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer. The photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.
The methods as described herein may be used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other put device, and a central processor.
When the substrate 102 is an electrical insulating material, the insulating material can be an organic insulator, an inorganic insulator or a combination thereof including multilayers. The substrate 102 may also include a patternable low-k dielectric material as well. These electrical insulating materials may be part of a device, devices or structures, which may be discrete or interconnected. These devices and structures may be for logic applications or memory applications. When the substrate 102 is an electrically conducting material, the substrate may include, for example, polysilicon, an elemental metal, an alloy including at least one elemental metal, a metal silicide, a metal nitride or combinations thereof including multilayers. When the substrate 102 includes a semiconducting material, one or more semiconductor devices such as, for example, complementary metal oxide semiconductor (CMOS) devices, strained silicon devices, carbon-based (carbon nanotubes and/or graphene) devices, phase-change memory devices, magnetic memory devices, magnetic spin switching devices, single electron transistors, quantum devices, molecule-based switches and other switching or memory devices that can be part of an integrated circuit, can be fabricated thereon.
A conductive layer 104 is deposited on the substrate 102. The conductive layer may be deposited by a deposition process such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), chemical solution deposition, sputtering (PVD), plating (electro or electroless) or evaporation. The conductive layer 104 may include a metal, a metal alloy, doped polysilicon, etc. The conductive layer 104 may include, e.g., copper, aluminum, tungsten, silver, gold, molybdenum, ruthenium, nickel, cobalt, etc. or alloys thereof. In a preferred embodiment, the conductive layer 104 is tungsten or an alloy thereof. The thickness of the conductive layer 104 may be about 5 nm to about 5000 nm, preferably 10 nm to 500 nm.
In
Antireflective coatings are known to those skilled in the art and include, for example, organic homopolymers or copolymers of polyesters, polyimides, polyacrylates, polymethacrylates, polysulfones, and amorphous carbon that satisfy all of the characteristics of ARC 106 mentioned above, The ARC 106 may be applied by spin-on techniques, spray on techniques, dipping, etc. Inorganic antireflective coatings, such as silicon oxynitride (SiON), silicon carbide (SiC), silicon oxycarbide (SiOC), SiCOH siloxane, silane, carbosilane, oxycarbosilane, and silsesquioxane, either as a polymer or a copolymer may also be employed and may be deposited, for example, by plasma enhanced chemical vapor deposition, spin-on techniques, dipping, etc. When ARC 106 is a multilayer ARC, the deposition of each layer may be the same or a combination of deposition methods can be used.
After applying ARC 106, particularly those from a liquid phase, a post deposition baking step is usually needed to remove unwanted components, such as solvent, and to effect crosslinking. The post deposition baking step of ARC 106 is typically, but not necessarily always, performed at a temperature from 80° C. to 300° C., with a baking temperature from 120° C. to 200° C. being even more typical. Other post-deposition treatments may also be performed.
The photoresist layer 108 may include chemically amplified photoresists, non-chemically amplified photoresists, positive-tone or negative tone. Processing of layer 108 may include a deposition process including, for example, spin-on-coating, dip coating, brush coating, and ink-jet dispensing. After applying the material of layer 108, a post deposition baking step may be performed to remove unwanted components, such as solvent. When performed, the baking step is conducted at a temperature from 40° C. to 200° C., with a baking temperature from 60° C. to 140° C. being even more preferred. The duration of the baking step varies from 10 seconds to 600 seconds and is no critical
The thickness of the layer 108 may vary depending on the requirements of a chip being fabricated, the method being employed to form the same, and the make-up of the material of layer 108. Layer 108 may have a thickness, e.g., from 1 nm to 50,000 nm, with a thickness from 20 nm to 5000 nm being preferred.
In
An optional post-exposure baking may be employed to effect the photochemical reactions. When performed, the baking step is conducted at a temperature from 60° to 200° C., with a baking temperature from 80° to 140° C. being even more typical. The duration of the baking step varies and is not critical to the practice of the present invention.
The photoresist 108 is developed to form features 110 with vias or trenches therebetween. After exposure and post-exposure baking, latent images or patterns are developed into relief images or patterns 110 with an appropriate developer, usually an aqueous base solution, such as, e.g., 0.26N tetramethylammoniahydroxide (TMAH) solution.
In
In FIG. FE, the photoresist 108 and ARC 106 are removed from the surface of the conductive layer 104. This may be performed using an etching method, including a wet etching and dry etching The wet etching method includes removal of the remaining photoresist and ARC with an appropriate chemical or a combination of chemicals. The dry etching method includes reactive ion etching using an etching chemistry of, e.g., oxygen, nitrogen, ammonia or a combination thereof. In
In
In
In
In one embodiment, the dielectric cap layer 118 comprises a polymer of one monomer or a copolymer of at least two monomers selected from silexane, silane, carbosilane, oxycarbosilane, organosilicates, silsesquioxanes and the like. The dielectric cap layer 118 may also comprise a polymer of one monomer or a copolymer of at least two monomers selected from alkyltrialkoxysilane, tetra-alkoxysilane, unsaturated alkyl (such as vinyl) substituted silsesquioxane, unsaturated alkyl substituted siloxane, unsaturated alkyl substituted silane, unsaturated alkyl substituted carbosilane, unsaturated alkyl substituted oxycarbosilane, carbosilane substituted silsesquioxane, carbosilane substituted siloxane, carbosilane substituted silane, carbosilane substituted carbosilane, carbosilane substituted oxycarbosilane, oxycarbosilane substituted silsesquioxane, oxycarbosilane substituted siloxane, oxycarbosilane substituted silane, oxycarbosilane substituted carbosilane, and oxycarbosilane substituted oxycarbosilane.
Additionally, the dielectric layer 118 may comprise a blend including at least two of any combination of polymers and/or copolymers, wherein the polymers include one monomer and the copolymers include at least two monomers and wherein the monomers of the polymers and the momoners of the copolymers are selected from a siloxane, carbosilane, oxycarbosilane, silsesquioxane, alkyltrialkoxysilane, tetra-alkoxysilane, unsaturated alkyl substituted silsesquioxane, unsaturated alkyl substituted siloxane, unsaturated alkyl substituted silane, an unsaturated alkyl substituted carbosilane, unsaturated alkyl substituted oxycarbosilane, carbosilane substituted silsesquioxane, carbosilane substituted siloxane, carbosilane substituted silane, carbosilane substituted carbosilane, carbosilane substituted oxycarbosilane, oxycarbosilane substituted silsesquioxane, oxycarbosilane substituted siloxane, oxycarbosilane substituted silane, oxycarbosilane substituted carbosilane, and oxycarbosilane substituted oxycarbosilane.
In one embodiment, this removal of the sacrificial material 116 is a combined UV Thermal treatment. This combined UV/thermal treatment is carried by a UV/thermal treatment module under vacuum or inert atmosphere, such as a N2, He or Ar atmosphere. The UV/thermal treatment temperature may be from, e.g., 100° C. to 500° C., with a cure temperature from 300° to 450° C. being preferable. The duration of the UV/thermal treatment may be from 0.5 min to 30 min with a duration from 1 min to 10 min being preferable. Once the sacrificial material 116 is removed self-aligned airgaps 120 are formed. These airgaps 120 are self-aligned and directly aligned with the conductive structures 122 as the airgaps 120 are formed directly between the conductive structures 122.
This completes a single damascene structure with self-aligned airgaps. The self-aligned single damascene airgap interconnect structure can be repeated to form multi-level self-aligned airgap interconnect structures. A dual-damascene structure may build on this structure and also include airgaps. However, it should be understood that airgaps may be formed between interconnect structures. It should also be understood that airgaps may be formed on one or more levels of a metal structure for a semiconductor device and even only on a portion of one or more levels of the semiconductor device.
An optional conductive etch stop layer 204 is formed on the conductive layer 202. The etch stop layer 204 may include a conductive material, such as W, Ti, Ta their alloys or nitrides or other suitable materials which can provide a selective etch with respect to other conductive layers. Another conductive layer 206 is deposited on the stop layer 204 (or conductive layer 202, if the etch stop layer 204 is not employed). Conductive layer 206 may include similar materials and similar deposition processes as described for conductive layer 104.
In
In
In
In
In
This completes a dual damascene structure with self-aligned airgaps. Single damascene, dual-damascene or other structures may build on this structure and may also include airgaps. It should also be understood that airgaps may be formed on one or more levels of a metal structure for a semiconductor device and even only on a portion of one or more levels of the semiconductor device. The airgaps may have a stepped shape and may continuously extend through a plurality of levels. Although conductive structures of any size would benefit from the present principles, the present embodiments are particularly useful for metal lines and contacts having linewidths of less than about 90 mm.
Having described preferred embodiments for self-aligned airgap interconnect structures and methods of fabrication (which are intended to be illustrative and not limiting), it is noted that modifications and variations can be made by persons skilled in the art in light of the above teachings. It is therefore to be understood that changes may be made in the particular embodiments disclosed which are within the scope of the invention as outlined by the appended claims. Having thus described aspects of the invention, with the details and particularity required by the patent laws, what is claimed and desired protected by Letters Patent is set forth in the appended claims.
This application is a divisional of U.S. application Ser. No. 13/088,083, entitled: METHOD FOR SELF-ALIGNED AIRGAP INTERCONNECT STRUCTURES, which is incorporated herein by reference. This application is also related to commonly assigned U.S. application Ser. No. 13/088,054, entitled: INTERCONNECT STRUCTURE AND METHOD FOR FABRICATING ON-CHIP INTERCONNECT STRUCTURES BY IMAGE REVERSAL, and commonly assigned U.S. application Ser. No. 13/088,110, entitled: MIDDLE OF LINE STRUCTURES AND METHODS FOR FABRICATION, both filed concurrently herewith and incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4783646 | Matsuzaki | Nov 1988 | A |
4808545 | Balasubramanyam et al. | Feb 1989 | A |
5426319 | Notani | Jun 1995 | A |
5430441 | Bickley et al. | Jul 1995 | A |
5461003 | Havemann et al. | Oct 1995 | A |
5651857 | Cronin et al. | Jul 1997 | A |
5795830 | Cronin et al. | Aug 1998 | A |
5913113 | Seo | Jun 1999 | A |
5976768 | Brown et al. | Nov 1999 | A |
5981148 | Brown et al. | Nov 1999 | A |
6007968 | Furukawa et al. | Dec 1999 | A |
6014422 | Boyd et al. | Jan 2000 | A |
6025260 | Lien et al. | Feb 2000 | A |
6037195 | Toriyama et al. | Mar 2000 | A |
6093508 | Cote | Jul 2000 | A |
6114082 | Hakey et al. | Sep 2000 | A |
6150256 | Furukawa et al. | Nov 2000 | A |
6165893 | Chung | Dec 2000 | A |
6184041 | Furukawa et al. | Feb 2001 | B1 |
6194268 | Furukawa et al. | Feb 2001 | B1 |
6200726 | Chen et al. | Mar 2001 | B1 |
6214719 | Nag | Apr 2001 | B1 |
6221562 | Boyd et al. | Apr 2001 | B1 |
6245488 | Furukawa et al. | Jun 2001 | B1 |
6284439 | Holmes et al. | Sep 2001 | B1 |
6313492 | Hakey et al. | Nov 2001 | B1 |
6320543 | Ohata et al. | Nov 2001 | B1 |
6337278 | Butler | Jan 2002 | B1 |
6338934 | Chen et al. | Jan 2002 | B1 |
6440635 | Holmes et al. | Aug 2002 | B1 |
6492256 | Lee et al. | Dec 2002 | B2 |
6492732 | Lee et al. | Dec 2002 | B2 |
6649531 | Cote et al. | Nov 2003 | B2 |
6737708 | Zhang et al. | May 2004 | B2 |
6780753 | Latchford et al. | Aug 2004 | B2 |
6805109 | Cowan | Oct 2004 | B2 |
7030031 | Wille et al. | Apr 2006 | B2 |
7041748 | Lin et al. | May 2006 | B2 |
7056840 | Miller et al. | Jun 2006 | B2 |
7071532 | Geffken et al. | Jul 2006 | B2 |
7091611 | Ahn et al. | Aug 2006 | B2 |
7138329 | Lur et al. | Nov 2006 | B2 |
7235473 | Jawarani et al. | Jun 2007 | B2 |
7253095 | Lur et al. | Aug 2007 | B2 |
7265013 | Furukawa et al. | Sep 2007 | B2 |
7294568 | Goodner et al. | Nov 2007 | B2 |
7294934 | Kloster et al. | Nov 2007 | B2 |
7306853 | Lin et al. | Dec 2007 | B2 |
7338896 | Vanhaelemeersch et al. | Mar 2008 | B2 |
7344827 | Takemura et al. | Mar 2008 | B2 |
7361454 | Kobayashi | Apr 2008 | B2 |
7361991 | Saenger et al. | Apr 2008 | B2 |
7432041 | Lin | Oct 2008 | B2 |
7566598 | Wu et al. | Jul 2009 | B2 |
7585614 | Furukawa et al. | Sep 2009 | B2 |
7709370 | Allen et al. | May 2010 | B2 |
7790576 | Bathan et al. | Sep 2010 | B2 |
7919225 | Allen et al. | Apr 2011 | B2 |
7968382 | Jinbo et al. | Jun 2011 | B2 |
8029971 | Allen et al. | Oct 2011 | B2 |
8084862 | Lin et al. | Dec 2011 | B2 |
8236599 | Chang et al. | Aug 2012 | B2 |
8586404 | Huang et al. | Nov 2013 | B2 |
20010021577 | Brown et al. | Sep 2001 | A1 |
20010054766 | Dirahoui et al. | Dec 2001 | A1 |
20020142531 | Hsu et al. | Oct 2002 | A1 |
20020158337 | Babich et al. | Oct 2002 | A1 |
20030012539 | Mule et al. | Jan 2003 | A1 |
20030127426 | Chang et al. | Jul 2003 | A1 |
20040094821 | Lur et al. | May 2004 | A1 |
20040137241 | Lin et al. | Jul 2004 | A1 |
20040196688 | Yamamoto et al. | Oct 2004 | A1 |
20040207001 | Kouznetsov et al. | Oct 2004 | A1 |
20050009305 | Anderson et al. | Jan 2005 | A1 |
20060038212 | Moore et al. | Feb 2006 | A1 |
20070099416 | Furukawa et al. | May 2007 | A1 |
20070166981 | Furukawa et al. | Jul 2007 | A1 |
20070249170 | Kewley | Oct 2007 | A1 |
20080008969 | Zhou et al. | Jan 2008 | A1 |
20080122106 | Nitta et al. | May 2008 | A1 |
20080142995 | Furukawa et al. | Jun 2008 | A1 |
20080150091 | Lin | Jun 2008 | A1 |
20080176396 | Futase et al. | Jul 2008 | A1 |
20080187731 | Allen et al. | Aug 2008 | A1 |
20080265377 | Clevenger et al. | Oct 2008 | A1 |
20090079075 | Lin et al. | Mar 2009 | A1 |
20090079076 | Lin et al. | Mar 2009 | A1 |
20090081418 | Allen et al. | Mar 2009 | A1 |
20090149026 | Zhou et al. | Jun 2009 | A1 |
20090166612 | Cain et al. | Jul 2009 | A1 |
20090174067 | Lin | Jul 2009 | A1 |
20090233226 | Allen et al. | Sep 2009 | A1 |
20100009131 | Basker et al. | Jan 2010 | A1 |
20100028801 | Holmes et al. | Feb 2010 | A1 |
20100112463 | Yune | May 2010 | A1 |
20100197096 | Johnson et al. | Aug 2010 | A1 |
20100314768 | Darnon et al. | Dec 2010 | A1 |
20110130006 | Abatchev et al. | Jun 2011 | A1 |
20110193167 | Fung et al. | Aug 2011 | A1 |
20110304053 | Lin et al. | Dec 2011 | A1 |
20120018891 | Lin | Jan 2012 | A1 |
20120261829 | Lin et al. | Oct 2012 | A1 |
20130299883 | Lin et al. | Nov 2013 | A1 |
Number | Date | Country |
---|---|---|
100809901 | Mar 2008 | KR |
Entry |
---|
Final Office Action for U.S. Appl. No. 13/088,110 mailed on Mar. 20, 2014. |
Final Office Action mailed on May 27, 2014 for U.S. Appl. No. 13/606,788. |
Lin, Q., et al. “Self-Aligned Airgap Interconnect Structures and Methods of Fabrication” Non Final Office Action for U.S. Appl. No. 13/088,110 mailed on Nov. 5, 2013. (18 Pages). |
Jung, W., et al. “Patterning With Spacer for Expanding the Resolution Limit of Current Lithography Tool” Proc. of SPIE, vol. 6156, 61561J. Feb. 2006. pp. 1-9. |
Jung, W., et al. “Patterning With Amorphous Carbon Spacer for Expanding the Resolution Limit of Current Lithography Tool” Proc. of SPIE, vol. 6520, 65201C. Feb. 2007. pp. 1-9. |
Maenhoudt, M., et al. “Alternative Process Schemes for Double Patterning That Elminate the Intermediate Etch Step” Proc. of SPIE, vol. 6924, 69240P. Feb. 2008. pp. 1-12. |
Non Final Office Action issued on Jun. 18, 2013 for U.S. Appl. No. 13/197,325. |
Non Final Office Action issued on Feb. 26, 2013 for U.S. Appl. No. 13/197,325. |
Office Action mailed on Nov. 12, 2014 for U.S. Appl. No. 13/468,576. |
Office Action mailed on Oct. 28, 2014 for U.S. Appl. No. 13/228,023. |
Final Office Action mailed on Jan. 14, 2015 for U.S. Appl. No. 13/228,023. |
Non-Final Office Action for U.S. Appl. No. 13/970,124 mailed on Feb. 23, 2015. |
U.S. Office Action mailed May 1, 2015 in U.S. Appl. No. 13/228,023. |
Number | Date | Country | |
---|---|---|---|
20150054122 A1 | Feb 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13088083 | Apr 2011 | US |
Child | 14505087 | US |