The disclosed embodiments of the present invention relate to a semiconductor device, and more particularly, to a semiconductor device which can allow a metal layer routing formed directly under a metal pad.
Please refer to
In accordance with exemplary embodiments of the present invention, a semiconductor device is proposed to solve the above-mentioned problem.
According to an aspect of the present invention, an exemplary semiconductor device is disclosed. The semiconductor device comprises: a metal pad and a first specific metal layer routing. The metal pad is positioned on a first metal layer of the semiconductor device. The first specific metal layer routing is formed in a second metal layer and directly under the metal pad, wherein an oxide layer is positioned between the first metal layer and the second metal layer.
According to another aspect of the present invention, an exemplary semiconductor device is disclosed. The semiconductor device comprises: a metal pad and a plurality of first power/ground lines. The metal pad is positioned on a first metal layer of the semiconductor device. The plurality of first power/ground lines are formed in a second metal layer and directly under the metal pad, at least oxide region is formed between adjacent first power/ground lines.
According to another aspect of the present invention, an exemplary semiconductor device is disclosed. The semiconductor device comprises: a metal pad, a first specific metal layer routing and a second specific metal layer routing. The metal pad is positioned on a first metal layer of the semiconductor device. The first specific metal layer routing and the second specific metal layer routing are formed in a second metal layer, wherein the first specific metal layer routing is directly under the metal pad and the second specific metal layer routing is not directly positioned under the metal pad, wherein an oxide layer is positioned between the first metal layer and the second metal layer.
Briefly summarized, compared with prior art, since the semiconductor device disclosed by the present invention can allow a metal layer routing formed directly under a metal pad, the layout area size of the semiconductor device can be reduced effectively.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Certain terms are used throughout the description and following claims to refer to particular components. As one skilled in the art will appreciate, manufacturers may refer to a component by different names. This document does not intend to distinguish between components that differ in name but not function. In the following description and in the claims, the terms “include” and “comprise” are used in an open-ended fashion, and thus should be interpreted to mean “include, but not limited to . . . ”
Please refer to
The first specific metal layer routing 204 has a uniform pattern, wherein the uniform pattern has a metal density range between 30% and 70%. Please note that if the metal density of the uniform pattern is higher than 70%, the first specific metal layer routing 204 under the metal pad 202 will fail. If the metal density of the uniform pattern is lower than 30%, it will be hard to design the first specific metal layer routing 204 under the metal pad 202. As shown in
Briefly summarized, compared with prior art, since the semiconductor device disclosed by the present invention can allow the metal layer routing formed directly under the metal pad, the layout area size of the semiconductor device can be reduced effectively.
Please refer to
The first specific metal layer routing 304 has a uniform pattern, wherein the uniform pattern has a metal density range between 30% and 70%. Please note that if the metal density of the uniform pattern is higher than 70%, the first specific metal layer routing 304 under the metal pad 302 will fail. If the metal density of the uniform pattern is lower than 70%, it will be hard to design the first specific metal layer routing 304 under the metal pad 302. As shown in
Briefly summarized, compared with prior art, since the semiconductor device disclosed by the present invention can allow the metal layer routing formed directly under the metal pad, the layout area size of the semiconductor device can be reduced effectively.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
This application is a continuation application of U.S. application Ser. No. 15/250,888 filed on Aug. 29, 2016, which is a continuation application of U.S. application Ser. No. 14/165,594 filed on Jan. 28, 2014, which claims the benefit of U.S. Provisional Application No. 61/759,497 filed on Feb. 1, 2013.
Number | Name | Date | Kind |
---|---|---|---|
5272600 | Carey | Dec 1993 | A |
5629838 | Knight | May 1997 | A |
6191023 | Chen | Feb 2001 | B1 |
6305000 | Phan | Oct 2001 | B1 |
6350667 | Chen | Feb 2002 | B1 |
6583040 | Lin | Jun 2003 | B1 |
6614091 | Downey | Sep 2003 | B1 |
6777318 | Jeng | Aug 2004 | B2 |
7094676 | Leu | Aug 2006 | B1 |
7791210 | Miller | Sep 2010 | B2 |
20030173668 | Downey | Sep 2003 | A1 |
20040033685 | Jeng | Feb 2004 | A1 |
20070063352 | Archer | Mar 2007 | A1 |
20070096320 | Takemura | May 2007 | A1 |
20100246152 | Lin | Sep 2010 | A1 |
20110049721 | Koti | Mar 2011 | A1 |
20140035095 | Lin | Feb 2014 | A1 |
20140217601 | Chen | Aug 2014 | A1 |
Number | Date | Country |
---|---|---|
1639865 | Jul 2005 | CN |
03079437 | Sep 2003 | WO |
2003079437 | Sep 2003 | WO |
2008015500 | Feb 2008 | WO |
2009058143 | May 2009 | WO |
2015102753 | Jul 2015 | WO |
Number | Date | Country | |
---|---|---|---|
20170162505 A1 | Jun 2017 | US |
Number | Date | Country | |
---|---|---|---|
61759497 | Feb 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15250888 | Aug 2016 | US |
Child | 15432906 | US | |
Parent | 14165594 | Jan 2014 | US |
Child | 15250888 | US |