The present application claims priority from Japanese patent application No. 2004-028828, filed on Feb. 5, 2004, the content of which is hereby incorporated by reference into this application.
The present invention relates in general to a semiconductor device and to the manufacture thereof; and, more particularly, the invention relates to a technology that is effective when applied to a semiconductor device to be mounted on an RF (Radio Frequency) power module.
In recent years, a mobile communication apparatus (so-called mobile phone) using a system typified by, for example, a GSM (Global System for Mobile Communication), PCS (Personal Communication Systems), and a PDC (Personal Digital Cellular) or a CDMA (Code Division Multiple Access) system has been popular. This mobile communication apparatus has a semiconductor device built therein, and this semiconductor device is mounted on, for example, an RF (Radio Frequency) power module of a mobile communication apparatus.
A mobile communication apparatus usually has a digital signal processing unit for digital-processing sound signals or the like, an IF unit for modulating base band signals output from the digital signal processing unit to signals of an intermediate frequency, a modulation unit for modulating the signals output from the IF unit to a radio frequency, a power amplifying unit for amplifying the carrier wave of the radio frequency, and an antenna for sending signals amplified by the power amplifying unit.
As an element used in the above-described power amplifying unit, an insulating gate type field effect transistor using silicon (which will hereinafter be called a “power MISFET”) can be given as one example. This power MISFET has, on the drain side thereof, a lightly-doped drain region having a low impurity concentration; and, via this lightly-doped drain region, a heavily-doped impurity diffusion region having a high impurity concentration is formed. The power MISFET can therefore maintain a high drain withstand pressure.
Japanese Unexamined Patent Publication No. 2003-110102 (Patent Document 1) discloses a power MISFET wherein a strained silicon layer is formed over a silicon-germanium layer obtained by introducing germanium into silicon, a channel is formed in this strained silicon layer, and this strained silicon layer constitutes a portion of a source region and a portion of a drain region.
Japanese Unexamined Patent Publication No. 2002-076337 (Patent Document 2) discloses a technique for lowering the on-resistance of a power MISFET, while maintaining the drain withstand pressure, by forming, over a drain region, a trapezoidal silicon layer having an impurity introduced therein.
In the power MISFET as described in the above-cited Patent Document 1, a strained silicon layer (about 30 nm) is formed over a silicon-germanium layer, and this strained silicon layer constitutes a portion of a drain region. The drain region is composed of a lightly doped drain region having a low impurity concentration and a heavily-doped impurity diffusion region formed outside of this lightly doped drain region. The lightly-doped drain region and the heavily-doped impurity diffusion region are formed over the strained silicon layer and silicon-germanium layer. In other words, the thickness of the lightly-doped drain region and the heavily-doped impurity diffusion region is greater than the thickness of the strained silicon layer, so that the lightly-doped drain region and the heavily-doped impurity diffusion region are formed to extend over the strained silicon layer and silicon-germanium layer lying therebelow.
The mobility of carriers moving in the strained silicon layer is about twice as much as that of carriers moving in a strain-free silicon layer. However, the mobility of carriers moving in the silicon-germanium layer is lower than that of carriers moving in the strain-free silicon layer.
The present inventors have found the following problem with the conventional power MISFET. Even if a strained silicon layer having a high carrier mobility is provided, an improvement in mobility cannot be expected from the conventional structure, which has having a large portion of a lightly-doped drain region formed in the silicon-germanium layer. It leads to an increase in the sheet resistance as a whole, resulting in a rise in the on-resistance of the power MISFET and a deterioration in the efficiency of a power amplifier having this power MISFET mounted thereon.
Thickening of the strained silicon layer can be considered as one countermeasure. This means that, in order to lower the sheet resistance of the lightly-doped drain region, a large portion of the lightly-doped drain region is formed in the strained silicon layer by thickening the strained silicon layer. The present inventors have found that, in this case, defects appear in the strained silicon layer, and this leads to an increase in the leakage current. A strained silicon layer cannot be thickened freely without forming defects therein, and it has an upper limit in its thickness (critical film thickness). When a strained silicon layer having a thickness exceeding this upper limit is formed, defects appear owing to an increased stress. When the silicon-germanium layer contains 15% of germanium and a strained silicon layer is formed over the whole surface of this silicon-germanium layer, the critical film thickness is about 30 nm.
In the conventional power MISFET, the strained silicon layer cannot be thickened further without forming defects. In other words, it is difficult when using the conventional technology to lower the sheet resistance of the lightly-doped drain region and reduce the on-resistance of a power MISFET.
An object of the present invention is to provide a technology that is capable of reducing the on-resistance of a power MISFET while suppressing the generation of defects in a strained silicon layer.
The above-described object and the other objects and novel features of the present invention will become more apparent upon consideration of the following description herein and the accompanying drawings.
An outline of typical aspects and features of the invention disclosed by the present application will be described next.
A semiconductor device having an MISFET which comprises (a) a semiconductor substrate of a first conductivity type, (b) a silicon-germanium layer of the first conductivity type formed over the semiconductor substrate, (c) a first silicon layer formed over the silicon-germanium layer, (d) a gate insulating film formed over a channel formation region in the first silicon layer, (e) a gate electrode formed over the gate insulating film, and (f) a source region and a drain region formed with the channel formation region sandwiched therebetween, wherein the drain region has a highly-doped drain region of a second conductivity type different from the first conductivity type, and a lightly-doped drain region of the second conductivity type having a lower impurity concentration than that of the highly-doped drain region and formed between the highly-doped drain region and the channel formation region; and the lightly-doped drain region contains a second silicon layer formed over the first silicon layer.
A method of manufacture of a semiconductor device according to the present invention comprises the steps of (a) preparing a semiconductor substrate by forming a silicon-germanium layer thereover, and then, forming a first silicon layer having a strain over the silicon-germanium layer, (b) forming a gate insulating film over the first silicon layer, (c) forming a gate electrode over the gate insulating film, (d) after the step (c), forming a second silicon layer having a strain over the first silicon layer in a drain formation region, and (e) introducing an impurity into the second silicon layer.
Advantages available by the typical embodiments of the invention disclosed in the present application will be described simply. The on-resistance of a power MISFET can be reduced while suppressing the generation of defects in a strained silicon layer.
Embodiments of the present invention will be described hereinafter more specifically with reference to the drawings. In all of the drawings, members of similar function will be identified by like reference numerals and overlapping descriptions thereof will be omitted.
In the following description, the subject matter of the invention may be divided in plural sections or in plural embodiments if necessary for convenience's sake. These plural sections or embodiments are not independent of each other, but are in a relation such that one is a modification, an example, represents details or is a complementary description of a part or whole of the other one, unless otherwise specifically indicated.
In the following description of the embodiments, when reference is made to a number of elements (including the number, value, amount and range), the number is not limited to a specific number, but can be greater than or less than the specific number, unless otherwise specifically indicated, or unless it is principally apparent that the number is limited to the specific number.
Moreover in the following description of the embodiments, it is needless to say that the constituting elements (including element steps) are not always essential unless otherwise specifically indicated, or unless it is principally apparent that they are essential.
Similarly, in the following description of the embodiments, when a reference is made to the shape or positional relationship of the constituting elements, a shape or relationship substantially analogous or similar to it is also embraced, unless otherwise specifically indicated, or unless it is principally apparent that it is not. This also applies to the above-described value and range.
In the plan views used to illustrate the below-described embodiments, a view of interconnection portions (a structure above an interlayer insulating film) of a power MISFET may be omitted and some of them may be partially hatched for facilitating an understanding of the subject matter. In a plan view used to illustrate the below-described embodiments, some regions are hatched, but hatching in the plan view does not indicate that it is a cross-section.
In Embodiment 1, the present invention is applied to a semiconductor device to be mounted on a power amplifier in a digital cellular phone.
In the digital signal processing unit 1, baseband signals are generated by digital processing of analogue signals, such as sound signals, while the IF unit 2 converts the baseband signals generated in the digital signal processing unit 1 into signals of an intermediate frequency.
The synthesizer 3 is a circuit used for synthesizing frequencies by using a reference oscillator, such as a quartz oscillator whose frequency is stable, thereby obtaining a desired frequency with high accuracy. The mixer 4 is a frequency converter for converting the frequency.
The driver 5 is a circuit used for amplifying signals, while the power amplifier 6 is a circuit used for generating signals, which are larger copies of low-level input signals, by the power fed from a power source.
The duplexer 7 separates signals that are input into a digital cellular phone from signals output from the digital cellular phone.
The antenna 8 receives or emits radio waves, while the low noise amplifier 9 amplifies signals received by the antenna 8.
A digital cellular phone has the above-described constitution. Its operation will be described briefly. First, emission of radio waves from the digital cellular phone will be described. A baseband signal generated by the digital processing of an analogue signal, such as a sound signal, at the digital signal processing unit 1 is converted into an intermediate-frequency signal at the IF unit 2. The intermediate-frequency signal is then converted into a radio-frequency signal by the synthesizer 3 and mixer 4. The signal converted into the radio frequency signal is amplified by the driver 5, and it is then input to the power amplifier 6. The radio-frequency signal input to the power amplifier 6 is amplified further by the power amplifier, followed by transmission of the signal from the antenna 8 via the duplexer 7.
Next, radio reception will be described. A radio-frequency signal received by the antenna 8 is amplified by the low noise amplifier 9. The amplified signal from the low noise amplifier 9 is then converted into an intermediate-frequency signal by the synthesizer 3 and mixer 4, followed by input of the signal to the IF unit 2. At the IF unit 2, detection of the intermediate-frequency signal is performed and a baseband signal is extracted. This baseband signal is processed at the digital signal processing unit 1, and a sound signal is output.
For the power amplifier 9 of such a digital cellular phone, a power MISFET is employed. The constitution of the power MISFET according to Embodiment 1 is shown in
In
On both sides of the gate electrode 30, side walls 36 are formed. In the source region, a heavily-doped n-type impurity diffusion region (heavily-doped source region) 39 and a conducting region 25, which are semiconductor regions, are formed on the outside of the side wall 36. In the drain region, an offset region (a portion of a lightly-doped drain region) 38 and a heavily-doped n-type impurity diffusion region (heavily-doped drain region) 40, which are semiconductor regions, are formed outside of the side wall 36. The offset region 38 and heavily-doped n-type impurity diffusion region 40 are mainly formed in the strained silicon layer 23 and a strained silicon layer 35 (second silicon layer) formed over the strained silicon layer 23. In
Over the silicon-germanium layer 22, a strained silicon layer 23 is formed. The spacing between crystal lattices of the silicon-germanium layer 22 is made wider than that between crystal lattices of silicon by the introduction of germanium atoms. A silicon layer formed over the silicon-germanium layer 22 becomes strained by a tensile stress generated to conform to the lattice spacing of the silicon-germanium layer 22. The strained silicon layer 23 is therefore formed over the silicon-germanium layer 22. The silicon-germanium layers 21 and 22 are thus disposed for the formation of the strained silicon layer 23. The strained silicon layer 23 has a thickness of, for example, 30 nm.
In the semiconductor substrate 20 having the silicon-germanium layers 21 and 22, and the strained silicon layer 23 formed thereover, an element isolation region 24 is formed. In the active region within this element isolation region 24, a conducting region 25, p-well 26 and power MISFETQ1 are formed. The conducting region 25 is formed to communicate between the source region of the power MISFETQ1 and the silicon-germanium layer 21. The p-well 26 extends over the silicon-germanium layer 22 and the strained silicon layer 23.
The constitution of the power MISFETQ1 will be described next. The power MISFETQ1 has a gate insulating film 27 formed over the channel formation region of the strained silicon layer 23 and a gate electrode 30 formed over the gate insulating film 27. A cap insulating film 29 is formed over the gate electrode 30, and side walls 36 are formed over the side surfaces of the gate electrode 30.
On the left side of the gate electrode 30, a source region is formed, while on the right side of the gate electrode 30, a drain region is formed. In other words, the source region and drain region are formed with the channel formation region of the strained silicon layer 23 sandwiched therebetween. In the drain region formed on the right side of the gate electrode 30, a strained silicon layer 35 is formed over the strained silicon layer 23. As illustrated in
The source region has an n type impurity diffusion region 31 formed in alignment with the gate electrode 30 and a heavily-doped n type impurity diffusion region (heavily-doped source region) 39 formed in alignment with the side wall 36. The drain region, on the other hand, has a lightly-doped n type impurity diffusion region 32 formed in alignment with the gate electrode 30, an offset region 38 formed in alignment with the side walls 36 and a heavily-doped n type impurity diffusion region 40 formed outside this offset region 38. The lightly-doped n type impurity diffusion region 32 and offset region 38 constitute a lightly-doped drain region, while the heavily-doped n type impurity diffusion region 40 constitutes a heavily-doped drain region. Of the lightly-doped n type impurity diffusion region 32, offset region 38 and heavily-doped n type impurity diffusion region 40, the lightly-doped n type impurity diffusion region 32, which is nearest to the gate electrode 30, has the least impurity concentration, while the heavily-doped n type impurity diffusion region 40, which is most distant from the gate electrode 30, has the highest impurity concentration.
According to the power MISFETQ1 of Embodiment 1 having the above-described constitution, the strained silicon layer 35 is formed over the strained silicon layer 23 in the drain region. The total thickness of the strained silicon layers can therefore be thickened. Even if small portions of the lightly-doped n type impurity diffusion region 32, offset region 38 and heavily-doped n type impurity diffusion region 40 in the drain region are formed in the silicon-germanium layer 22 below the strained silicon layer 23, the remaining large portions can be formed in the strained silicon layer 23 and strained silicon layer 35. Particularly, the strained silicon layer 35 has a thickness of about 40 nm, thicker than the strained silicon layer 23, which is about 30 nm thick. This facilitates the formation of most of the drain region in the strained silicon layer 23 and strained silicon layer 35.
The lightly-doped n type impurity diffusion region 32, offset region 38 and heavily-doped n type impurity diffusion region 40 are each formed by the introduction of an impurity. In the conventional structure having no strained silicon layer 35 over the strained silicon layer 23, the strained silicon layer 23 is only one strained silicon layer. The thickness of only the strained silicon layer 23 is not enough for forming all of the lightly-doped n type impurity diffusion region 32, offset region 38 and heavily-doped n type impurity diffusion region 40 in the strained silicon layer 23, and most of them are formed in the silicon-germanium layer 22 formed below the strained silicon layer 23.
In a silicon layer having a strain, electron mobility is about twice as much as that of a commonly-used strain free silicon layer. The electron mobility in the silicon-germanium layer becomes lower than that of the commonly-used silicon layer. In the conventional structure without strained silicon layer 35 over the strained silicon layer 23, large portions of the lightly-doped n type impurity diffusion region 32, offset region 38 and heavily-doped n type impurity diffusion region 40 are therefore formed in the silicon-germanium layer 22 having lower electron mobility than the strained silicon layer 23 having higher electron mobility. As a result, even the formation of the strained silicon layer 23 does not contribute to an improvement in the silicon electron mobility, making it difficult to attain a drastic reduction in the sheet resistance.
According to the power MISFETQ1 of Embodiment 1, on the other hand, large portions of the lightly-doped n type impurity diffusion region 32, offset region 38 and heavily-doped n type impurity diffusion region 40 can be formed in the strained silicon layer 23 and strained silicon layer 35, each having a high electron mobility, so that a drastic reduction in the sheet resistance owing to an improvement in the electron mobility can be attained. Such a reduction in the sheet resistance leads to a reduction in the on-resistance of the power MISFETQ1. As a result, a power amplifier having this power MISFETQ1 mounted thereon has an improved efficiency.
In the power MISFETQ1 of this Embodiment 1, a lightly-doped drain region existing between the gate electrode 30 and heavily-doped n type impurity diffusion region 40 has a dual structure, in which the lightly-doped n type impurity diffusion region 32 nearest to the gate electrode 30 has a relatively low impurity concentration and the offset region 38 farthest from the gate electrode 30 has a relatively high impurity concentration.
This structure widens a depletion layer between the gate electrode 30 and drain region, resulting in a decrease in the feedback capacitance formed between the gate electrode 30 and lightly-doped n type impurity diffusion region 32. Moreover, since the impurity concentration of the offset region 38 is relatively high, the on-resistance of the power MISFETQ1 decreases. The offset region 38 is formed at a distance from the gate electrode 30, so that it has little influence on the feedback capacitance. With use of the power MISFETQ1 of Embodiment 1, both the feedback capacitance and on-resistance can be decreased, and as a result, the efficiency of the power amplifier can be improved further.
In the power MISFETQ1 of Embodiment 1, the junction area between the p well 26 and drain region is small. The junction between the p well 26 and drain region is conducted only between the p well 26 and the lightly-doped n type impurity diffusion region 32 having a low impurity concentration. With use of the power MISFETQ1 of Embodiment 1, therefore, the withstand pressure of pn junction between the p well 26 and drain region can be improved.
As illustrated in
Next, a reason for the formation of the strained silicon layer 35 only over the drain region in the power MISFETQ1 of Embodiment 1 will be described. As a method of forming large portions of the lightly-doped n type impurity diffusion region 32, offset region 38 and heavily-doped n type impurity diffusion region 40 in a strained silicon layer, simple thickening of the strained silicon layer 23 formed over the silicon-germanium layer 22 can be considered.
However, present inventors have found that, in this case, defects appear in the strained silicon layer 23, which causes an increase in the leakage current and a deterioration in the electron mobility due to these defects. It is impossible to freely thicken the strained silicon layer 23 without causing defects and the thickness of the strained silicon layer 23 has an upper limit (critical film thickness). When a strained silicon layer with a thickness exceeding this upper limit is formed, an increase in stress leads to a generation of defects.
It has been found as a result of a test that when a strained silicon layer is caused to grow in a minute island region, defects do not appear easily compared with the case in which a strained silicon layer is caused to grow all over a semiconductor substrate. Suppression of generation of defects upon the growth of a strained silicon layer in such a minute region is presumed to occur because the stress of a strained silicon layer which has grown tends to be relaxed by a partial strain of an underground region below the growth region. More specifically, when only the strained silicon layer over the drain formation region is thickened by, for example, selective epitaxial growth, defects do not appear easily compared with the case where a strained silicon layer is caused to grow with an equal thickness over the whole surface of the semiconductor substrate, which reduces the leakage current due to these defects. For this reason, the strained silicon layer 35 is formed only over the drain formation region in the power MISFETQ1 of Embodiment 1. In particular, the strained silicon layer 35 is not formed over the source formation region in this Embodiment 1 so that the growth region of the strained silicon layer 35 can be narrowed and generation of defects in the strained silicon layer 35 can be reduced further.
As is apparent from
The degree of lowering of the sheet resistance in Embodiment 1 can be estimated as described below.
In each of
In
In
In
Following are specific examples of the formation of a large portion of the offset region in the strained silicon layer. For example, in Embodiment 1, the strained silicon layer is formed with a depth of about 70 nm and the peak of the impurity concentration exists at the depth of about 40 nm. In the impurity profile of the offset region, the existence of a peak of the impurity concentration in the strained silicon layer can be considered as one example of the existence of a large portion of the offset region in the strained silicon layer.
As illustrated in
In Embodiment 1, as illustrated in
A method of manufacture of the power MISFETQ1 in Embodiment 1 will be explained next with reference to the drawings.
As illustrated in
Over the silicon-germanium layer 22, a strained silicon layer 23 of about 30 nm in thickness is formed by utilizing epitaxial growth. The lattice spacing of the silicon-germanium layer 22 is wider than that of a silicon layer. This means that the silicon layer formed over the silicon-germanium layer 22 is strained because the lattice spacing of the silicon layer attempts to align with that of the silicon-germanium layer 22, thereby to produce a tensile strain. The strained silicon layer 23 is therefore formed over the silicon-germanium layer 22.
As illustrated in
An element isolation region 24 for providing a separation between elements is then formed. This element isolation region 24 is formed in the following manner. First, an element isolating trench is formed using photolithography and etching. The interior of the element isolating trench is then oxidized by thermal oxidation. Upon oxidization, thermal treatment is conducted for 20 minutes, while adjusting the temperature to 950° C. Over the element isolating trench and strained silicon layer 23, a silicon oxide film is formed, for example, by CVD, followed by the removal of the silicon oxide film formed over the strained silicon layer 23 by CMP (Chemical Mechanical Polishing) to leave the silicon oxide film only in the element isolating trench. The element isolation region 24 can be formed in such a manner.
As illustrated in
After washing the surface of the strained silicon layer 23 with hydrofluoric acid, a gate insulating film 27 is formed over the strained silicon layer 23, as illustrated in
Over the gate insulating film 27, a polysilicon film 28 and a cap insulating film 29 made of a silicon oxide film are deposited successively. The polysilicon film 28 and the cap insulating film 29 can be formed, for example, by CVD.
As illustrated in
As illustrated in
As illustrated in
As illustrated in
Wet etching using the patterned silicon nitride film 34 as a mask is employed here as a method of etching the silicon oxide film 33 formed over the drain formation region, while leaving the silicon oxide film 33 over the side walls of the gate electrode 30. Use of this method has the following advantages.
As a method of removing the silicon oxide film 33 formed over the drain formation region, while leaving the silicon oxide film 33 over the side walls of the gate electrode 30, a method of not using the patterned silicon nitride film 34, but forming a patterned resist film over the silicon oxide film 33 and then removing the silicon oxide film 33 directly by anisotropic etching, can be considered. In other words, by anisotropic dry etching of the silicon oxide film 33, the silicon oxide film 33 formed over the drain formation region is removed, while leaving the silicon oxide film over the side walls of the gate electrode. In this method, however, the silicon oxide film 33 over the drain formation region is removed by dry etching, and this damages the strained silicon layer 23 (lightly-doped n type impurity diffusion region 32) lying under the silicon oxide film 33.
In this Embodiment 1, the silicon oxide film 33 over the drain formation region is removed by wet etching using the patterned silicon nitride film 34 as a mask. In this embodiment 1, wet etching is employed for the removal of the silicon oxide film 33 over the drain formation region, so that it is possible to suppress the damage to the underlying strained silicon layer 23 which will otherwise occur by dry etching.
As illustrated in
The strained silicon layer 35 is not formed over the whole surface of the semiconductor substrate 20, but is formed only over the drain formation region, so that its area is narrow. The strained silicon layer which can be formed without defects can be made thicker compared with the formation thereof over the whole surface of the semiconductor substrate 20. The critical thickness of a strained silicon layer which can be formed in an area as narrow as the drain formation region is about 80 nm. In this case, in the drain formation region, the total thickness of the strained silicon layer 23 and strained silicon layer 35 formed thereover is about 70 nm. The total thickness of the strained silicon layers (strained silicon layer 23 and strained silicon layer 35) formed over the drain formation region is not greater than the critical film thickness, so that the strained silicon layer 35 with reduced defects can be formed.
In this Embodiment 1, the strained silicon layer 23 has a thickness of about 30 nm, while the strained silicon layer 35 formed thereover has a thickness of about 40 nm. Compared with the thickness of the strained silicon layer 23, the strained silicon layer 35 obtained by selective epitaxial growth is thicker. Defects tend to appear when the first strained silicon layer 23 is thicker. The first strained silicon layer 23 is formed all over the main surface of the semiconductor substrate 20, so that its critical film thickness is low. If the strained silicon layer 23 is thickened, defects tend to occur. It is to be noted that since the silicon oxide film 33 is formed over the side walls of the gate electrode 30, silicon does not grow thereon.
As illustrated in
As illustrated in
As illustrated in
In the heavily-doped n type impurity diffusion region 40, the n type impurity reaches the silicon-germanium layer 22 lying below the strained silicon layer 23 (lightly-doped n type impurity diffusion region 32) but the amount of the n type impurity introduced into the silicon-germanium layer 22 is much smaller than the amount introduced into the strained silicon layer 35 or strained silicon layer 23 (lightly-doped n type impurity diffusion region 32) so that, as seen in the drawing, the heavily-doped n type impurity diffusion region 40 seems to be formed in the strained silicon layer 35 and strained silicon layer 23 (lightly-doped n type impurity diffusion region 32).
As illustrated in
By using photolithography and etching, a contact hole 42 is formed in the silicon oxide film 41. Over the silicon oxide film 41, including the bottom surface and inside wall of the contact hole 42 thus formed, a titanium/titanium nitride film 43a is formed. The titanium/titanium nitride film 43a is made of a film stack consisting of a titanium film and titanium nitride film, and it can be formed, for example, by sputtering. This titanium/titanium nitride film 43a prevents diffusion of tungsten, which is a material of a film to be filled in a later step, into silicon. In short, it has a barrier property.
A tungsten film 43b is then formed all over the main surface of the semiconductor substrate 20 so as to fill the contact hole 42. This tungsten film 43b can be formed, for example, by using CVD. By removing unnecessary portions of the titanium/titanium nitride film 43a and tungsten film 43b formed over the silicon oxide film 41, for example, by CMP, a plug 44 can be formed.
Over the silicon oxide film 41 and plug 44, a titanium/titanium nitride film 45a, aluminum film 45b and titanium/titanium nitride film 45c are successively formed. These films can be formed using, for example, sputtering. These films are then patterned using photolithography and etching to form an interconnection 46. Another interconnection is formed over the interconnection 46, but a description on it is omitted here.
According to Embodiment 1, large portions of the lightly-doped n type impurity diffusion region 32, offset region 38 and heavily-doped n type impurity diffusion region 40 constituting the drain region are formed in the strained silicon layer 23 and strained silicon layer 35, each having a high electron mobility, so that a drastic reduction in the sheet resistance can be attained by this improvement in electron mobility. A reduction in the sheet resistance leads to a reduction in the on-resistance of the power MISFETQ1. As a result, a power amplifier having this power MISFETQ1 mounted thereon has an improved efficiency.
As described above, the appearance of defects in the strained silicon layer 35 is influenced by the size of the growth region. It is also influenced by the heat treatment step conducted after the growth of the strained silicon layer 35. More specifically, as the temperature of the heat treatment conducted after the growth of the strained silicon layer 35 is higher and heat treatment time is longer, the strained silicon layer 35 has a higher probability of defect generation.
In Embodiment 1, the strained silicon layer 35 is formed utilizing epitaxial growth, and its formation is conducted after the steps of forming the element isolating trench 24, forming the p well 26, and forming the gate electrode 30. The strained silicon layer 35 is therefore free from the influence of heat treatment conducted in each of the steps of forming the element isolating trench 24, forming the p well 26, and forming the gate electrode 30. According to Embodiment 1, the probability of defect generation in the strained silicon layer 35 can be reduced further. In addition, the strained silicon layer 35 can be formed using the gate electrode 30 as a mask, because the strained silicon layer 35 is formed after the formation of the gate electrode 30.
In Embodiment 1, an example in which the strained silicon layer 35 is formed after the formation of the lightly-doped n type impurity diffusion region 32 has been described. In Embodiment 2, on the other hand, a method in which the lightly-doped n type impurity diffusion region 32 is formed after the formation of the strained silicon layer 35 will be described.
Steps from FIGS. 8 to 12 are adapted similar to those in Embodiment 1. As illustrated in
Using the patterned silicon nitride film 34 as a mask, the silicon oxide film 33 over the drain formation region is removed by wet etching to expose the strained silicon layer 23 over the drain formation region. After removal of the patterned silicon nitride film 34, a strained silicon layer 35 of about 40 nm in thickness is formed selectively over the strained silicon layer 23 exposed over the drain formation region, as illustrated in
As illustrated in
In Embodiment 1, after the formation of the lightly-doped n type impurity diffusion region 32 in the strained silicon layer 23, the strained silicon layer 35 is formed over the lightly-doped n type impurity diffusion region 32, as illustrated in
As illustrated in
As illustrated in
As illustrated in
An n type impurity is introduced at a higher concentration in the heavily-doped n type impurity diffusion region 39 than in the n type impurity diffusion region 31, while an n type impurity is introduced at a higher concentration in the heavily-doped n type impurity diffusion region 40 than in the offset region 38. The n type impurity introduced in the heavily-doped n type impurity diffusion region 39 and 40 are activated by heat treatment.
By subsequent steps similar to those employed in Embodiment 1, a plug 44 and an interconnection 46 are formed, as illustrated in
In Embodiment 1, an example in which side walls 36 are formed over the side surfaces of the gate electrode 30 was described. In Embodiment 3, an example in which side walls 36 are not formed over the side surfaces of the gate electrode 30 will be described.
Steps from
Using the patterned silicon nitride film 34 as a mask, the silicon oxide film 33 over the drain formation region is removed by wet etching to expose the strained silicon layer 23 over the drain formation region. After removal of the patterned silicon nitride film 34, a strained silicon layer 35 of about 40 nm in thickness is formed selectively over the strained silicon layer 23 exposed over the drain formation region, as illustrated in
As illustrated in
As illustrated in
By subsequent steps similar to those of Embodiment 1, a plug 44 and an interconnection 46 are formed, as illustrated in
In Embodiment 1, the lightly-doped drain region has a dual structure made of the lightly-doped n type impurity diffusion region 32 and offset region 38, while in this Embodiment 3, the lightly-doped drain region is composed of only the offset region 38. A step of forming the side walls 36 is therefore not necessary in this Embodiment, which enables simplification of the steps employed in the manufacture of the power MISFETQ2, compared with those of Embodiment 1.
Similar to Embodiment 1, most of the offset region 38 and heavily-doped n type impurity diffusion region 40 can be formed in the strained silicon layer 23 and strained silicon layer 35, each having a high electron mobility, so that a drastic reduction in the sheet resistance can be attained owing to an improvement in the electron mobility. The reduction in the sheet resistance leads to a reduction in the on-resistance of the power MISFETQ2. As a result, a power amplifier having this power MISFETQ2 mounted thereon has an improved efficiency.
In Embodiment 1, an example in which the strained silicon layer 35 is formed only over the drain formation region was described. In this Embodiment 4, on the other hand, an example in which a strained silicon layer 35 is formed over each of the drain formation region and source formation region will be described.
What is different in
A method of manufacture of the power MISFETQ3 according to Embodiment 4 will be explained next with reference to the drawings.
Steps from
After successive formation of a silicon oxide film 33 and a silicon nitride film 34 over the main surface of the semiconductor substrate 20, the silicon nitride film 34 is patterned, as illustrated in
Using the patterned silicon nitride film 34 as a mask, the silicon oxide film 33 over the drain formation region and source formation region is removed by wet etching, whereby the strained silicon layer 23 over the drain formation region and the source formation region is exposed. After removal of the patterned silicon nitride film 34, a strained silicon layer 35 of about 40 nm in thickness is formed selectively over the strained silicon layer 23 that is exposed over the drain formation region and the source formation region. This strained silicon layer 35 can be formed, for example, by selective epitaxial growth.
The patterning of the silicon nitride film 34 in Embodiment 4 is carried out to make openings for the drain formation region and source formation region. By this, the strained silicon layer 35 is formed in both the source formation region and drain formation region. The patterning of the silicon nitride film 34 in Embodiment 1 is, on the other hand, conducted to make an opening for only the drain formation region. As illustrated in
In Embodiment 4, on the other hand, patterning of the silicon nitride film 34 is conducted to make openings on both sides of the gate electrode 30, and patterning of the silicon nitride film 34 in consideration of the width of the gate electrode is not necessary. The mask of Embodiment 4 is therefore not required to be as accurate as that of Embodiment 1, and this enables simplification of the manufacture of the power MISFETQ3 of Embodiment 4.
As illustrated in
As illustrated in
By using photolithography and ion implantation, an offset region 38 is formed outside of the lightly-doped n type impurity diffusion region 32. A large portion of the offset region 38 is formed in the strained silicon layer 23 and strained silicon layer 35. The n type impurity thus introduced in the offset region 38 is activated by heat treatment.
As illustrated in
By subsequent steps similar to those of Embodiment 1, plug 44 and an interconnection 46 are formed, as illustrated in
Similar to Embodiment 1, large portions of the offset region 38 and heavily-doped n type impurity diffusion region 40 can be formed in the strained silicon layer 23 and strained silicon layer 35 having a high electron mobility so that a drastic reduction in the sheet resistance can be attained owing to an improvement in the electron mobility. The reduction in the sheet resistance leads to a reduction in the on-resistance of the power MISFETQ3. As a result, a power amplifier having this power MISFETQ3 mounted thereon has an improved efficiency.
In Embodiment 1, an example in which the strained silicon layer 35 is formed over almost the whole region of the drain formation region was described. In Embodiment 5, on the other hand, an example in which the strained silicon layer 35 is formed over a portion of the drain formation region will be described.
What is different in
A method of manufacture of the power MISFETQ4 according to Embodiment 5 will be explained next with reference to the accompanying drawings.
Steps from
Using the patterned silicon nitride film 34 as a mask, the silicon oxide film 33 over a portion of the drain formation region is removed by wet etching to expose the strained silicon layer 23 (lightly-doped n type impurity diffusion region 32) over a portion of the drain formation region. After removal of the patterned silicon nitride film 34, a strained silicon layer 35 of about 40 nm in thickness is selectively formed over the strained silicon layer 23 (lightly-doped n type impurity diffusion region 32) exposed over a portion of the drain formation region, as illustrated in
In Embodiment 5, the strained silicon layer 35 is caused to grow, not over almost the whole region, of the drain formation region but only over a portion (a region to be a lightly-doped drain region) of the drain formation region, while the strained silicon layer 35 is not caused to grow in a region which will be a heavily-doped drain region. Compared with Embodiment 1, in which the strained silicon layer 35 is formed over almost the whole drain formation region, the growth region of the strained silicon layer 35 is narrow. By narrowing the growth region of the strained silicon layer 35, the strained silicon layer 35 with fewer defects can be formed. In Embodiment 5, narrowing of the growth region of the strained silicon layer 35 facilitates stress relaxation in the strained silicon layer 35, whereby the strained silicon layer 35 with fewer defects can be formed. Embodiment 5 therefore attains a reduction in the leakage current due to defects.
Subsequent steps are similar to those of Embodiment 1, as illustrated in FIGS. 19 to 21. Finally, the MISFETQ4 having the strained silicon layer 35 formed only in the lightly-doped drain region can be formed as illustrated in
Embodiment 5 makes it possible to form a large portion of the offset region 38 in the strained silicon layer 23 and strained silicon layer 35, each having a high electron mobility, so that a drastic reduction in the sheet resistance owing to improvement in the electron mobility can be attained. This reduction in sheet resistance leads to a reduction in the on-resistance of the power MISFETQ4. As a result, a power amplifier having this power MISFETQ4 mounted thereon has an improved efficiency. (Embodiment 6).
In Embodiment 5, an example in which the strained silicon layer 35 is formed only over a portion of the drain formation region was described. In Embodiment 6, on the other hand, an example in which the strained silicon layer 35 is formed in a narrower region will be described.
What is different in
Division of the formation region of the strained silicon layer 35 into plural sections makes it possible to further decrease the number of defects generated in the strained silicon layer 35, compared with that of Embodiment 5. Since the strained silicon layer 35 is divided into plural sections in the extending direction of the gate electrode 30, each of these sections of the strained silicon layer 35 is narrow, and the stress in the strained silicon layer 35 can be relaxed. This leads to a further reduction in the probability of defect generation and, in addition, to a reduction in the leakage current which will otherwise occur owing to defect generation.
The cross-section taken along a line A-A of
A method of manufacture of the power MISFET according to Embodiment 6 is almost similar to that according to Embodiment S. In Embodiment 6, in contrast to Embodiment 5, however, a region in which the strained silicon layer 35 is caused to grow selectively over the strained silicon layer 23 (lightly-doped n type impurity diffusion region 32) is different, which is brought about by a change in patterns formed by photolithography. In Embodiment 6, patterning is carried out so as to divide the region, from which the strained silicon layer 23 (lightly-doped n type impurity diffusion region 32) is exposed to cause the growth of the strained silicon layer 35, into a plurality of sections in the extending direction of the gate electrode 30.
In Embodiment 7, an example of forming the strained silicon layer 35 apart from the element isolation region 24, which serves to provide a separation between elements, will be explained.
The difference between
Such a structure is adopted for the following reasons.
A cross-sectional view taken along a line A-A of
A method of manufacture of the power MISFET according to Embodiment 7 is almost similar to that of Embodiment 5. In Embodiment 7, in contrast to different from Embodiment 5, however, a selective growth region of the strained silicon layer 35 over the strained silicon layer 23 (lightly-doped n type impurity diffusion region 32) is different, which is brought by a change in patterns formed by photolithography. More specifically, as illustrated in
Similar to Embodiment 5, the strained silicon layer 35 grows in the lightly-doped drain region (mainly, offset region 38) in Embodiment 7. Accordingly, the strained silicon layer 35 is not formed at the end portions of the lightly-doped drain region which is in contact with the element isolation region 24.
As described above, the selective growth region for the strained silicon layer 35 in Embodiment 7 is a region which will be the lightly-doped drain region (mainly, offset region 38). This Embodiment 7 can also be applied, for example, to the structure illustrated in
In Embodiment 8, a method of causing the growth of the strained silicon layer 35 after formation of the source region and the drain region will be described.
Steps from
After successive formation of a silicon oxide film 33 and a silicon nitride film 34 over the main surface of the semiconductor substrate 20, the silicon nitride film 34 is patterned as illustrated in
Using the patterned silicon nitride film 34 as a mask, the silicon oxide film 33 in a region which will be the lightly-doped drain region is removed by wet etching to expose the strained silicon layer 23 in a region which will be the lightly-doped drain region. After removal of the patterned silicon nitride film 34, as illustrated in
As illustrated in
By subsequent steps similar to those of Embodiment 1, a plug 44 and interconnection 46 are formed, as illustrated in
According to Embodiment 8, after the formation of the n type impurity diffusion region 31 and heavily-doped n-type impurity diffusion region 39, which will constitute the source region, and the lightly-doped n type impurity diffusion region 32 and heavily-doped n type impurity diffusion region 40, which will constitute the drain region, the strained silicon layer 35, which will be the offset region, is caused to grow over the strained silicon layer 23 (lightly-doped n type impurity diffusion region 32). The strained silicon layer 35 grows after completion of a thermal treatment higher than about 700° C. for the formation of these impurity diffusion regions, so that generation of defects which will otherwise appear in the strained silicon layer 35 can be suppressed in Embodiment 8.
Since the strained silicon layer 35 having a high electron mobility is caused to grow over the lightly-doped drain region, a drastic reduction in the sheet resistance, owing to this improvement in the electron mobility, can be attained. This reduction in sheet resistance leads to a reduction in the on-resistance of the power MISFETQ5. As a result, a power amplifier having this power MISFETQ5 mounted thereon has an improved efficiency.
In Embodiment 9, an example in which the distance between the gate electrode 30 and strained silicon layer 35 is widened compared with that in Embodiment 1 will be explained.
A difference of
A method of manufacture of the power MISFETQ6 according to Embodiment 9 will be described next with reference to the drawings.
Steps similar to
The silicon nitride film 34 is then patterned as illustrated in
Using the patterned silicon nitride film 34 as a mask, the silicon oxide film 33 in the drain formation region is removed by wet etching to expose the strained silicon layer 23 (lightly-doped n type impurity diffusion region 32) over the drain formation region. After removal of the patterned silicon nitride film 34, a strained silicon layer 35 of about 40 nm in thickness is selectively formed over the strained silicon layer 23 (lightly-doped n type impurity diffusion region 32) exposed over the drain formation region, as illustrated in
In Embodiment 9, since the strained silicon layer 35 is formed over the drain region after the formation of the side walls 36 over the side surfaces of the gate electrode 30, the distance between the strained silicon layer 35 and the gate electrode 30 becomes greater than the width of the side walls. The distance between the strained silicon layer 35 and gate electrode 30 can be made wider than that of Embodiment 1 in which the strained silicon layer 35 is formed to embed itself in the side walls. This makes it possible to reduce the feedback capacitance generated between the gate electrode 30 and the strained silicon layer 35, leading to an improvement in the electrical properties of the power MISFETQ6.
Subsequent steps are similar to those of Embodiment 1, as illustrated in
Similar to Embodiment 1, in Embodiment 9, large portions of the offset region 38 and heavily-doped n type impurity diffusion region 40 are formed in the strained silicon layer 23 and strained silicon layer 35, each having a higher electron mobility, so that a drastic reduction in the sheet resistance can be attained owing to an improvement in the electron mobility. This reduction in sheet resistance leads to a reduction in the on-resistance of the power MISFETQ6. As a result, a power amplifier having this power MISFETQ6 mounted thereon has an improved efficiency.
The invention made by the present inventors has been described specifically based on some embodiments. It should however be borne in mind that the present invention is not limited to or by them. It is needless to say that the invention can be modified to an extent not departing from the scope of the invention. In other words, the invention is not limited to a semiconductor device to be mounted on an RF (Radio Frequency) power module, but can be modified to an extent not departing from the scope of the present invention. The present invention can be used widely in the manufacture of semiconductor devices.
Number | Date | Country | Kind |
---|---|---|---|
2004-028828 | Feb 2004 | JP | national |