The present invention relates generally to a semiconductor device and method of making the semiconductor device and, more particularly, to a semiconductor device which includes first and second vertical field effect transistors (VFETs) connected in parallel and third and fourth VFETs connected in series.
Related art devices such as NAND and NOR devices are formed using complementary metal oxide semiconductor (CMOS) technology. These CMOS devices may be formed, for example, by using a traditional (e.g., horizontal) transistor configuration.
For example, in forming a CMOS NAND device, an n-well is formed in a p-type substrate, and a pair of p-type field effect transistors (pFETs) is formed in the n-well, and connected in parallel. A pair of n-type FETs (nFETs) is then formed on the substrate adjacent to the pair of nFETs, and connected in series.
Thus, the related art CMOS NAND device has a physical layout that covers a large area of the substrate.
An exemplary aspect of the present invention is directed to a semiconductor device includes a first vertical field effect transistor (VFET) formed on a substrate, and including a first fin and a first gate formed on the first fin, a second VFET formed on the substrate and connected in parallel with the first VFET, and including a second fin and a second gate formed on the second fin, a third VFET formed on the substrate and including a third fin, the first and second gates being formed on the third fin, and a fourth VFET formed on the substrate and connected in series with the third VFET, and including a fourth fin, the first and second gates being formed on the fourth fin.
Another exemplary aspect of the present invention is directed to a semiconductor device including a first vertical field effect transistor (VFET) formed on a substrate, and including a first fin and a first gate formed on the first fin, a second VFET formed on the substrate and connected in parallel with the first VFET, and including a second fin and a second gate formed on the second fin, a third VFET formed on the substrate and including a third fin, the first and second gates being formed on the third fin, and a fourth VFET formed on the substrate and connected in series with the third VFET, and including a fourth fin, the first and second gates being formed on the fourth fin. The first gate is formed on the third fin under the second gate, the third fin includes an undoped region between the first and second gates, and the undoped region is gated by a fringing effect which couples the first and second gates, and the first gate is formed on the fourth fin under the second gate, the fourth fin includes an undoped region between the first and second gates, and the undoped region is gated by a fringing effect which couples the first and second gates.
Another exemplary aspect of the present invention is directed to a method of forming a semiconductor device. The method includes forming a first vertical field effect transistor (VFET) on a substrate, the first VFET including a first fin and a first gate formed on the first fin, forming a second VFET on the substrate, the second VFET being connected in parallel with the first VFET, and including a second fin and a second gate formed on the second fin, forming a third VFET on the substrate, the third VFET including a third fin, and the first and second gates being formed on the third fin, and forming a fourth VFET on the substrate, the fourth VFET being connected in series with the third VFET, and including a fourth fin, the first and second gates being formed on the fourth fin.
With its unique and novel features, the exemplary aspects of the present invention may reduce an area required for a physical layout of the device (i.e., increase basic universal gate functionality density) and reduce wiring length, resulting in a reduction in design effort and metal layer clutter as well as line loss effects which degrade performance.
The exemplary aspects of the present invention will be better understood from the following detailed description of the exemplary embodiments of the invention with reference to the drawings, in which:
The invention will now be described with reference to
Scaling of the related art CMOS NAND devices (e.g., including traditional transistors) is becoming more and more challenging. One option to address this is to move high-level design/circuit structures to a lower integration level.
By moving a NAND or NOR to a lower level, an exemplary aspect of the present invention may increase basic universal gate functionality density, and reduce wiring length. This reduction will yield a savings in not only design effort, but also metal layer clutter as well as line loss effects which degrade performance.
In particular,
As illustrated in
The semiconductor device 100 may also include a first diffusion region D1 and a first power supply contact P1 formed on the first diffusion region D1. The semiconductor device 100 may also include a second diffusion region D2 and a second power supply contact P2 formed on the second diffusion region D2.
The semiconductor device 100 may be configured as either a complementary metal oxide semiconductor (CMOS) NAND device (e.g., a 2WNAND logic gate) or a CMOS NOR device (e.g., a 2WNOR logic gate).
In particular, if the first and second VFETs VF1, VF2 (connected in parallel) are p-type VFETs and the third and fourth VFETs VF3, VF4 (connected in series) are n-type VFETs, then the semiconductor device 100 is configured as a (CMOS) NAND device. In this case, the first diffusion region D1 would be a p-type diffusion region, the second diffusion region D2 would be an n-type diffusion region, the first power supply contact P1 would be a VDD contact, and the second power supply contact P2 would be a ground contact.
On the other hand, if the first and second VFETs VF1, VF2 (connected in parallel) are n-type VFETs and the third and fourth VFETs VF3, VF4 (connected in series) are p-type VFETs, then the semiconductor device 100 is configured as a (CMOS) NOR device. In this case, the first diffusion region D1 would be an n-type diffusion region, the second diffusion region D2 would be a p-type diffusion region, the first power supply contact P1 would be a ground contact, and the second power supply contact P2 would be a VDD contact.
As illustrated in
The first gate G1 may be formed on the third fin F3 either above or beneath the second gate G2. For example, as illustrated in
Similarly, the first gate G1 may be formed on the fourth fin F4 either above or beneath the second gate G2. For example, as illustrated in
As illustrated in
In particular, a width in a Y-direction of the first gate G1 on the first fin F1 may be in a range from 30 nm to 60 nm, whereas a width in the Y-direction of first gate G1 on the third fin F3 may be in a range from 15 nm to 25 nm. Similarly, as illustrated in
Generally, the semiconductor material of the first, second, third and fourth fins F1-F4 may be doped semiconductor material having a dopant concentration in a range from 1×1015 cm−3 to 5×1018 cm−3 though would typically be virtually undoped.
An entirety of the first and second fins F1, F2 (or at least the portions on which the first and second gates G1, G2 are formed) may be doped semiconductor material. However, at least a portion 150 of the semiconductor material of the third fin F3 which is between the first and second gates G1, G2 is formed of undoped semiconductor material. This portion 150 is a region of the third fin F3 that may be gated by a gate fringing effect. A width of the portion 150 in the Z-direction (e.g., a distance between the first and second gates G1, G2 on the third fin F3) may be, for example, in a range from 1 nm to 4 nm (e.g., 2 nm to 3 nm), in order to provide the gate fringing effect.
Similarly, at least a portion 155 of the semiconductor material of the fourth fin F4 which is between the first and second gates G1, G2 is formed of undoped semiconductor material. This portion 155 is a region of the fourth fin F4 that may be gated by the gate fringing effect. A width of the portion 155 in the Z-direction (e.g., a distance between the first and second gates G1, G2 on the fourth fin F4) may be, for example, in a range from 1 nm to 4nm (e.g., 2 nm to 3 nm), in order to provide the gate fringing effect.
The gate fringing effect is an electric field leakage through a periphery of the first and second gates G1, G2, which may couple the first and second gates G1, G2 (e.g., form a device-device interconnect). That is, the gate fringing effect may cause an intergate effect (e.g., inversion layer) in the channel of the third and fourth VFETs VF3, VF4 (e.g., in the third and fourth fins F3, F4). This effect may increase as the size of the semiconductor device 100 is reduced.
Referring again to
The output contact 190 may constitute at least a part of a device-bus interconnect in the semiconductor device 100.
Referring again to the drawings,
In particular,
It should be noted that this configuration of the gates G1, G2 may be the same regardless of whether the semiconductor device 100 is configured as a CMOS NAND device or a CMOS NOR device.
That is, as illustrated in
The connection (e.g., coupling) between VF3 and VF4 may be provided by the gate fringing effect at regions 150 and 155, as described above.
That is, as illustrated in
Again, the connection (e.g., coupling) between VF3 and VF4 may be provided by the gate fringing effect at regions 150 and 155, as described above.
Referring again to the drawings,
In particular,
As illustrated in
The semiconductor device 500 may also include a first diffusion region D1 and a first power supply contact P1 formed on the first diffusion region D1. The semiconductor device 100 may also include a second diffusion region D2 and a second power supply contact P2 formed on the second diffusion region D2.
The semiconductor device 500 may be configured as either a complementary metal oxide semiconductor (CMOS) NAND device (e.g., a 2WNAND logic gate) or a CMOS NOR device (e.g., a 2WNOR logic gate).
In particular, if the first and second VFETs VF1, VF2 (connected in parallel) are p-type VFETs and the third and fourth VFETs VF3, VF4 (connected in series) are n-type VFETs, then the semiconductor device 500 is configured as a (CMOS) NAND device. In this case, the first diffusion region D1 would be a p-type diffusion region, the second diffusion region D2 would be an n-type diffusion region, the first power supply contact P1 would be a VDD contact, and the second power supply contact P2 would be a ground contact.
On the other hand, if the first and second VFETs VF1, VF2 (connected in parallel) are n-type VFETs and the third and fourth VFETs VF3, VF4 (connected in series) are p-type VFETs, then the semiconductor device 500 is configured as a (CMOS) NOR device. In this case, the first diffusion region D1 would be an n-type diffusion region, the second diffusion region D2 would be a p-type diffusion region, the first power supply contact P1 would be a ground contact, and the second power supply contact P2 would be a VDD contact.
As illustrated in
The first gate G1 may be formed on the third fin F3 either above or beneath the second gate G2. For example, as illustrated in
Similarly, the first gate G1 may be formed on the fourth fin F4 either above or beneath the second gate G2. For example, as illustrated in
It should be noted that a difference between the semiconductor device 500 in
However, in the semiconductor device 500, a width in the Z-direction of the first gate G1 on the first fin F1 may be substantially equal to a width in the Z-direction of first gate G1 on the third fin F3 (see
Further, the first fin F1 includes a region 571 between the first gate G1 and the diffusion region D1, that is doped (e.g., heavily doped) for conductivity, and the second fin F2 includes a region 572 between the second gate G2 and the output contact 590 (e.g., output contact) that is doped (e.g., heavily doped) for conductivity.
The regions 571, 572 may constitute at least a part of a device-bus interconnect in the semiconductor device 500.
The amount of doping in the regions 571, 572 may be the same or different, and may be greater than an amount of doping of the remaining portion of the first and second fins F1, F2 (e.g., the portions around which the first and second gates G1, G2 are wrapped). In particular, the amount of doping in the regions 571, 572 may be in a range from 1×1019 cm−3 to 1×1022 cm−3.
Further, at least a portion 550 of the semiconductor material of the third fin F3 which is between the first and second gates G1, G2 is formed of undoped semiconductor material. This portion 550 is a region of the third fin F3 that may be gated by a gate fringing effect. A width of the portion 550 in the Z-direction (e.g., a distance between the first and second gates G1, G2 on the third fin F3) may be, for example, in a range from 1 nm to 4 nm (e.g., 2 nm to 3 nm), in order to provide the gate fringing effect.
Similarly, at least a portion 555 of the semiconductor material of the fourth fin F4 which is between the first and second gates G1, G2 is formed of undoped semiconductor material. This portion 555 is a region of the fourth fin F4 that may be gated by the gate fringing effect. A width of the portion 555 in the Z-direction (e.g., a distance between the first and second gates G1, G2 on the fourth fin F4) may be, for example, in a range from 1 nm to 4 nm (e.g., 2 nm to 3nm), in order to provide the gate fringing effect.
Similar to the semiconductor device 100, in the semiconductor device 500 the gate fringing effect is an electric field leakage through a periphery of the first and second gates G1, G2, which may couple the first and second gates G1, G2 (e.g., form a device-device interconnect). That is, the gate fringing effect may cause an intergate effect (e.g., inversion layer) in the channel of the third and fourth VFETs VF3, VF4 (e.g., in the third and fourth fins F3, F4).
Referring again to
The output contact 590 along with the regions 571, 572 may constitute a device-bus interconnect in the semiconductor device 500.
As illustrated in
The extended portion 790a may have a length in the Y-direction in a range from 20 nm to 50 nm. In particular, the extended portion 790a may wrap around the second fin F2 in the X-direction and Z-direction, or may be formed on only a portion of the second fin F2 (e.g., only on an outer longitudinal side of the second fin F2).
Further, an end of the extended portion 790a in the Y-direction which is nearest to the second gate G2 may be formed to be substantially aligned with a bottom of the first gate G1 on the fourth fin F4. That is, the end of the extended portion 790a may be at least 5-10 nm from the second gate G2 in the Y-direction.
Other features and functions of the semiconductor device 700 may be similar to those of the semiconductor device 500 described above.
As illustrated in
With its unique and novel features, the exemplary aspects of the present invention may reduce an area required for a physical layout of the device (i.e., increase basic universal gate functionality density) and reduce wiring length, resulting in a reduction in design effort and metal layer clutter as well as line loss effects which degrade performance.
While the invention has been described in terms of one or more embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims. Specifically, one of ordinary skill in the art will understand that the drawings herein are meant to be illustrative, and the design of the inventive method and system is not limited to that disclosed herein but may be modified within the spirit and scope of the present invention.
Further, Applicant's intent is to encompass the equivalents of all claim elements, and no amendment to any claim the present application should be construed as a disclaimer of any interest in or right to an equivalent of any element or feature of the amended claim.
The present application is a Continuation Application of U.S. patent application Ser. No. 15/859,350, filed on Dec. 30, 2017, which is a Continuation Application of U.S. patent application Ser. No. 15/294,467, filed on Oct. 14, 2016 (U.S. Pat. No. 9,947,664), the entire contents of which are hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
5612563 | Fitch et al. | Mar 1997 | A |
5714394 | Kadosh et al. | Feb 1998 | A |
6118159 | Willer et al. | Sep 2000 | A |
6208535 | Parks | Mar 2001 | B1 |
8173987 | Lung | May 2012 | B2 |
8659072 | Ou et al. | Feb 2014 | B2 |
8692310 | Suh et al. | Apr 2014 | B2 |
8729609 | Johnson | May 2014 | B2 |
9087897 | Anderson | Jul 2015 | B1 |
9324623 | Kim | Apr 2016 | B1 |
9356155 | Sandhu | May 2016 | B2 |
9490177 | Oh | Nov 2016 | B2 |
9564431 | Colinge | Feb 2017 | B2 |
9646962 | Liu | May 2017 | B1 |
9793356 | Yoo | Oct 2017 | B2 |
9947664 | Anderson | Apr 2018 | B1 |
10037919 | Xie | Jul 2018 | B1 |
10090412 | Cheng | Oct 2018 | B1 |
10607992 | Anderson | Mar 2020 | B2 |
20120119286 | Kim | May 2012 | A1 |
20140146593 | Tsai | May 2014 | A1 |
20140346574 | Cai | Nov 2014 | A1 |
20150129970 | Xie | May 2015 | A1 |
20150236086 | Colinge | Aug 2015 | A1 |
20150349078 | Masuoka et al. | Dec 2015 | A1 |
20150349079 | Masuoka et al. | Dec 2015 | A1 |
20150380548 | Wang | Dec 2015 | A1 |
20160005763 | Masuoka et al. | Jan 2016 | A1 |
20160005764 | Masuoka et al. | Jan 2016 | A1 |
20160056173 | Masuoka et al. | Feb 2016 | A1 |
20160056174 | Masuoka et al. | Feb 2016 | A1 |
20160071928 | Xie | Mar 2016 | A1 |
20160079367 | Yoo | Mar 2016 | A1 |
20160181265 | Regnier | Jun 2016 | A1 |
20160181399 | Jun | Jun 2016 | A1 |
20160372414 | Song | Dec 2016 | A1 |
20170186882 | Koldiaev | Jun 2017 | A1 |
20170287911 | Nowak | Oct 2017 | A1 |
20170373188 | Mochizuki | Dec 2017 | A1 |
20180108659 | Anderson | Apr 2018 | A1 |
20180122807 | Anderson | May 2018 | A1 |
20180254218 | Cheng | Sep 2018 | A1 |
20180331212 | Zang | Nov 2018 | A1 |
20190051748 | Balakrishnan | Feb 2019 | A1 |
20190081156 | Veloso | Mar 2019 | A1 |
20190214392 | Xu | Jul 2019 | A1 |
20200168608 | Anderson | May 2020 | A1 |
Number | Date | Country |
---|---|---|
2789227 | Aug 2000 | FR |
2789227 | Aug 2000 | FR |
WO 0046855 | Aug 2000 | FR |
WO 2000046855 | Aug 2000 | WO |
WO-0046855 | Aug 2000 | WO |
WO 2015015565 | Feb 2015 | WO |
WO 2015015566 | Feb 2015 | WO |
WO 2015019469 | Feb 2015 | WO |
WO 2015019470 | Feb 2015 | WO |
WO 2015033381 | Mar 2015 | WO |
WO 2015033382 | Mar 2015 | WO |
Entry |
---|
United States Notice of Allowance dated Dec. 12, 2017 in U.S. Appl. No. 15/294,467. |
United States Office Action dated Sep. 20. 2017 in U.S. Appl. No. 15/294,467. |
Number | Date | Country | |
---|---|---|---|
20200168608 A1 | May 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15859350 | Dec 2017 | US |
Child | 16776686 | US | |
Parent | 15294467 | Oct 2016 | US |
Child | 15859350 | US |