Claims
- 1. A semiconductor device comprising:
a first conductive type semiconductor region formed in a semiconductor substrate; a gate electrode formed on said first conductive type semiconductor region; a channel region formed immediately below said gate electrode in said first conductive type semiconductor region; and a second conductive type first diffusion layer constituting source/drain regions formed at opposite sides of said channel region in said first conductive type semiconductor region, said gate electrode being formed of polycrystalline silicon-germanium, in which a germanium concentration is continuously increased from a drain region side to a source region side, and an impurity concentration immediately below said gate electrode in said first conductive type semiconductor region being continuously increased from the source region side to the drain region side in accordance with the germanium concentration in said gate electrode.
- 2. The semiconductor device according to claim 1, further comprising a second conductive type second diffusion layer formed between said source region and said channel region, and between said drain region and said channel region in said first conductive type semiconductor region, an impurity concentration of which is lower and a depth of which is shallower than those of said source region and said drain region.
- 3. The semiconductor device according to claim 1, further comprising a gate sidewall of an insulating material formed at a side portion of said gate electrode, wherein an oxide layer is formed between said gate sidewall and an edge of the gate electrode at the source region side.
- 4. A semiconductor device comprising:
a first conductive type semiconductor portion formed on a semiconductor substrate; a gate electrode formed to surround a side portion of said first conductive type semiconductor portion; a channel region formed in said first conductive type semiconductor portion surrounded by said gate electrode; and source and drain layers formed to cover an upper surface and a lower surface of said first conductive type semiconductor portion, said gate electrode being formed of polycrystalline silicon-germanium, in which a germanium concentration is increased from a drain layer side to a source layer side, and an impurity concentration in said channel region being increased from the source layer side to the drain layer side.
- 5. The semiconductor device according to claim 4, wherein said source layer is formed between the lower surface of said first conductive type semiconductor portion and said semiconductor substrate, and said drain layer is formed over the upper surface of said first conductive type semiconductor portion.
- 6. The semiconductor device according to claim 4, wherein insulating layers are formed between said source layer and said gate electrode, and between said drain layer and said gate electrode so as to surround said first conductive type semiconductor portion.
- 7. The semiconductor device according to claim 6, further comprising second conductive type diffusion layers formed between said source layer and said channel region, and between said drain layer and said channel region in said first conductive type semiconductor portion, an impurity concentration of which is lower and a depth of which is shallower than those of said source layer and said drain layer.
- 8. A semiconductor device comprising:
a first MISFET including:
a first conductive type first semiconductor region formed in a semiconductor substrate; a first gate electrode formed on said first conductive type first semiconductor region; a first channel region formed immediately below said first gate electrode in said first conductive type first semiconductor region; and a second conductive type first diffusion layer constituting source/drain regions formed at opposite sides of said first channel region in said first conductive type first semiconductor region; and a second MISFET including:
a second conductive type second semiconductor region formed in the semiconductor substrate and isolated from said first conductive type first semiconductor region; a second gate electrode formed on said second conductive type second semiconductor region; a second channel region formed immediately below said second gate electrode in said second conductive type second semiconductor region; and a first conductive type second diffusion layer constituting source/drain regions formed at opposite sides of said second channel region in said second conductive type second semiconductor region, said first and second gate electrodes being formed of polycrystalline silicon-germanium, in which a germanium concentration is continuously increased from a drain region side to a source region side, an impurity concentration immediately below said first gate electrode in said first conductive type first semiconductor region being continuously increased from the source region side to the drain region side in accordance with the germanium concentration in said first gate electrode, and an impurity concentration immediately below said second gate electrode in said second conductive type second semiconductor region being continuously increased from the source region side to the drain region side in accordance with the germanium concentration in said second gate electrode.
- 9. The semiconductor device according to claim 8, further comprising:
a second conductive type third diffusion layer formed between said source region and said channel region and between said drain region and said channel region in said first conductive type first semiconductor region in said first MISFET, an impurity concentration of which is lower and a depth of which is shallower than those of said source region and said drain region; and a first conductive type fourth diffusion layer formed between said source region and said channel region and between said drain region and said channel region in said second conductive type second semiconductor region in said second MISFET, an impurity concentration of which is lower and a depth of which is shallower than those of said source region and said drain region.
- 10. The semiconductor device according to claim 8, wherein said first and second MISFETs include gate sidewalls of an insulating material formed at side portions of said first and second gate electrodes, and oxide layers are formed between said gate sidewalls and edges of said first and second gate electrodes at the source region sides.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2001-394215 |
Dec 2001 |
JP |
|
2002-373954 |
Dec 2002 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 10/084,221, entitled “SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME” filed Feb. 28, 2002, and is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2002-373954, filed on Dec. 25, 2002, the entire contents of which are incorporated herein by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10084221 |
Feb 2002 |
US |
Child |
10420884 |
Apr 2003 |
US |