Semiconductor device having an inorganic coating layer applied over a junction termination extension

Information

  • Patent Grant
  • 8106487
  • Patent Number
    8,106,487
  • Date Filed
    Tuesday, December 23, 2008
    15 years ago
  • Date Issued
    Tuesday, January 31, 2012
    12 years ago
Abstract
A semiconductor device includes an inorganic coating layer to at least partially cover a junction termination extension.
Description
BACKGROUND

The present disclosure relates to integrated circuit chips and more particularly to a semiconductor device having an inorganic coating layer.


The advent of relatively high temperature semiconductor devices which can theoretically operate at high temperatures from 200° C. to 300° C. base plate temperatures have become feasible as compared to silicon's maximum base plate temperatures of 85° C. to 125° C.


A multilayer interconnection structure typically interconnects various semiconductor elements formed on a common substrate of a semiconductor device. The multilayer interconnection structure includes a number of interlayer insulation films on the common substrate to isolate the semiconductor elements.


A junction termination extension is located along an outer periphery of the semiconductor substrate so as to block the penetration of moisture or corrosive gas into the interior of the semiconductor device along the interface between the interlayer insulation films.


Conventional junction termination extensions are manufactured of organic materials. Although effective in the relatively low temperature of silicon's maximum base plate temperatures, organic guard rings may carbonize above temperatures of approximately 250° C. and lose their dialectic isolation properties.


SUMMARY

A semiconductor device according to an exemplary aspect of the present disclosure includes an inorganic coating layer applied to at least a portion of a contact to at least partially cover a junction termination extension.


A method of fabricating a semiconductor device according to an exemplary aspect of the present disclosure includes laser depositing an inorganic coating layer to at least partially cover a junction termination extension.





BRIEF DESCRIPTION OF THE DRAWINGS

Various features will become apparent to those skilled in the art from the following detailed description of the disclosed non-limiting embodiment. The drawings that accompany the detailed description can be briefly described as follows:



FIG. 1 is a general schematic view of an integrated circuit;



FIG. 2 is a sectional view through the semiconductor chip illustrating a inorganic coating layer applied from a top contact and around an edge of a substrate.





DETAILED DESCRIPTION


FIG. 1 schematically illustrates an integrated circuit chip 10. A junction termination extension (JTE) 12 is formed along an outer periphery of a semiconductor device 14 such that the JTE 12 continuously surrounds the semiconductor device 14. The JTE 12 may include one or more guard rings which may be formed simultaneously to the formation of multilayer interconnection structures within the semiconductor device 14 as generally understood.


Referring to FIG. 2, the semiconductor device 14 may be formed on a silicon carbide (SiC) substrate 20. Silicon carbide (SiC) offers significant advantages for power-switching devices because the critical field for avalanche breakdown is about ten times higher than in silicon. Although a particular Schottky barrier diode (SBD) semiconductor device 14 is schematically illustrated in the disclosed non-limiting embodiment, it should be understood that various semiconductor devices such as diodes, e.g., p-i-n, Schottky; transistors, e.g., junction field-effect transistor, metal-oxide-semiconductor field-effect transistor, bipolar junction transistor; thyristors, e.g., gate turn-off and others will alternatively benefit herefrom.


The substrate 20 includes a lightly doped n-type blocking epilayer 22 grown by, for example, chemical vapor deposition such that the substrate 20 is adjacent to the blocking epilayer 22. It should be understood that other P and N type blocking layers including P+ and N+ dopant concentrations may alternatively or additionally be provided over the substrate 20. The doping and thickness of each epilayer are defined to achieve the desired blocking voltage. It should be understood that various multiples of epilayers may be defined herein as other semiconductor devices are manufactured with different or additional layers as compared to the Schottky barrier diode (SBD) semiconductor device schematically illustrated in the disclosed non-limiting embodiment. Various aspects of the present disclosure are described with reference to an epilayer formed adjacent or on the substrate or upon another layer. As will be appreciated by those of skill in the art, references to an epilayer formed on or adjacent another epilayer or substrate contemplates that additional layers may intervene.


A top contact 24, here illustrated as a Schottky barrier on the top surface of the blocking epilayer 22 is formed by implanting the JTE 12 at the surface, then depositing the Schottky metal such that the top contact 24 may be adjacent the blocking epilayer 22 and the substrate 20. It should be understood that the top contact 24 may be deposited at least partially within the epilayer 22 and or the substrate 20 and still be considered adjacent to either or both. The JTE 12 prevents field crowding at the periphery of the top contact 24 in the blocking state, which significantly reduces the blocking voltage. It should be understood that contacts other than the Schottky barrier may be so deposited for other semiconductor devices. In the disclosed non-limiting embodiment, an anode 26 communicates with the top contact 24 and a cathode 28 communicates with an ohmic contact 30 adjacent the substrate 20.


The JTE 12 may utilize a fully activated p-type implant. The total dose in the JTE 12 may be selected so that the layer will be fully depleted before the peak field is high enough to cause avalanche breakdown. The exposed acceptor charge in the JTE 12 terminates electric field lines that would otherwise extend to the edge of the top contact 24 to thereby reduce field crowding at the metal edge.


An inorganic coating layer 32 that defines a dielectric coating with relatively high voltage strength is deposited at least partially over the top contact 24 and around an edge 22E of the blocking epilayer 22 and/or the substrate 20. The inorganic coating layer 32 extends to at least partly overlay the top contact 24 so as to prevent a breakdown event around the JTE 12 through the air or other medium outside of the blocking epilayer 22 and/or the substrate 20.


The inorganic coating layer 32 may be applied through a Pulsed Laser Deposition (PLD) process such as that provided by Blue Wave Semiconductors, Inc. of Columbia, Md. USA. The PLD process facilitates multiple combinations of metal-oxides and nitrides on the SiC substrate as well as contact manufactured of Si, AlN, Al, Cu, Ni or any other such surface. The PLD process facilitates a robust coating and the engineered material allows, in one non-limiting embodiment, 1.6 microns of the inorganic coating layer 32 to withstand 1200V.


The inorganic coating layer 32 which, in one non-limiting embodiment is hafnium oxide applied by the Pulsed Laser Deposition (PLD) process facilitates a reliable high temperature semiconductor package that will readily withstand temperatures from 200° C. to 300° C. The inorganic coating layer 32 provides a relatively close coefficient of thermal expansion (CTE) match to the SiC substrate so as to resist the thermal cycling typical of high temperature operations.


Through use of the inorganic coating layer 32 of inorganic materials such as Hafnium Oxide in place of organic material, the inorganic coating layer 32 will not carbonize and will maintain dielectric isolation. A multilayer construction of dielectric stacks, with atomic and coating interface arrangements of crystalline and amorphous films.


It should be understood that like reference numerals identify corresponding or similar elements throughout the several drawings. It should also be understood that although a particular component arrangement is disclosed in the illustrated embodiment, other arrangements will benefit herefrom.


The foregoing description is exemplary rather than defined by the limitations within. Various non-limiting embodiments are disclosed herein, however, one of ordinary skill in the art would recognize that various modifications and variations in light of the above teachings will fall within the scope of the appended claims. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced other than as specifically described. For that reason the appended claims should be studied to determine true scope and content.

Claims
  • 1. A semiconductor device, comprising: a substrate;a contact adjacent said substrate;a junction termination extension adjacent said contact;an inorganic coating layer applied to at least a portion of said contact to at least partially cover said junction termination extension, said contact in direct communication with said substrate without interruption by said inorganic coating layer.
  • 2. The semiconductor device as recited in claim 1, wherein said substrate includes a Silicon carbide (SiC) substrate.
  • 3. The semiconductor device as recited in claim 1, wherein said substrate includes a blocking layer.
  • 4. The semiconductor device as recited in claim 1, wherein said substrate includes an n-type blocking layer.
  • 5. The semiconductor device as recited in claim 1, wherein said substrate includes a p-type blocking layer.
  • 6. The semiconductor device as recited in claim 1, wherein said junction termination extension is embedded within said substrate.
  • 7. The semiconductor device as recited in claim 6, wherein said contact directly communicates with said junction termination extension without interruption by said inorganic coating layer.
  • 8. The semiconductor device as recited in claim 1, wherein said junction termination extension is formed along an outer periphery of the semiconductor device.
  • 9. The semiconductor device as recited in claim 8, wherein said inorganic coating layer extends around an edge of said substrate.
  • 10. The semiconductor device as recited in claim 1, wherein said inorganic coating layer extends around an edge of said substrate.
  • 11. The semiconductor device as recited in claim 1, wherein said inorganic coating layer is Hafnium Oxide.
  • 12. The semiconductor device as recited in claim 1, wherein an anode directly communicates with said contact.
  • 13. The semiconductor device as recited in claim 12, wherein a cathode directly communicates with an ohmic contact adjacent said substrate.
  • 14. The semiconductor device as recited in claim 1, wherein said substrate includes an epilayer, and wherein said contact is in direct communication with said epilayer.
  • 15. The semiconductor device as recited in claim 1, wherein said semiconductor device is a Schottky barrier diode, and a Schottky barrier is formed between said contact and said substrate.
  • 16. An integrated circuit chip comprising: a semiconductor device;a contact on a top surface of said semiconductor device;a junction termination extension formed adjacent an outer periphery of said semiconductor device;an inorganic coating layer which at least partially covers said junction termination extension; andwherein said contact directly communicates with said semiconductor device without interruption by said inorganic coating layer.
  • 17. The integrated circuit chip as recited in claim 16, wherein said inorganic coating layer extends around an edge of an epilayer supported on a substrate.
  • 18. The integrated circuit chip as recited in claim 17, wherein said junction termination extension is embedded within said epilayer.
  • 19. The integrated circuit chip as recited in claim 16, wherein said inorganic coating layer is Hafnium Oxide.
  • 20. The semiconductor device as recited in claim 16, wherein said semiconductor device is a Schottky barrier diode, and a Schottky barrier is formed between said contact and said semiconductor device.
US Referenced Citations (168)
Number Name Date Kind
4060822 Jantsch et al. Nov 1977 A
4305084 Temple Dec 1981 A
4647472 Hiraki et al. Mar 1987 A
4648174 Temple et al. Mar 1987 A
4667393 Ferla et al. May 1987 A
4780426 Koshino et al. Oct 1988 A
4783690 Walden et al. Nov 1988 A
4892836 Andreini et al. Jan 1990 A
4904609 Temple Feb 1990 A
4924291 Lesk et al. May 1990 A
4927772 Arthur et al. May 1990 A
4999684 Temple Mar 1991 A
5041896 Temple et al. Aug 1991 A
5079176 Prentice Jan 1992 A
5089427 Schoenberg Feb 1992 A
5202275 Sugiura et al. Apr 1993 A
5244820 Kamata et al. Sep 1993 A
5331191 Sugiura et al. Jul 1994 A
5345101 Tu Sep 1994 A
5381031 Shibib Jan 1995 A
5396100 Yamasaki et al. Mar 1995 A
5401682 Yang Mar 1995 A
5424563 Temple et al. Jun 1995 A
5552625 Murakami et al. Sep 1996 A
5557147 Sugiura et al. Sep 1996 A
5614421 Yang Mar 1997 A
5712502 Mitlehner et al. Jan 1998 A
5726469 Chen Mar 1998 A
5739589 Sugiura et al. Apr 1998 A
5747863 Shoda May 1998 A
5780882 Sugiura et al. Jul 1998 A
5801836 Bakowski et al. Sep 1998 A
5811316 Sugiura et al. Sep 1998 A
5812191 Orava et al. Sep 1998 A
5844249 Takano et al. Dec 1998 A
5854141 Cronin et al. Dec 1998 A
5861658 Cronin et al. Jan 1999 A
5864167 Cutter Jan 1999 A
5866907 Drukier et al. Feb 1999 A
5907181 Han et al. May 1999 A
5914499 Hermansson et al. Jun 1999 A
5914500 Bakowski et al. Jun 1999 A
5932894 Bakowski et al. Aug 1999 A
5959342 Shibib Sep 1999 A
5967795 Bakowsky et al. Oct 1999 A
5977605 Bakowsky et al. Nov 1999 A
6002159 Bakowski et al. Dec 1999 A
6004839 Hayashi et al. Dec 1999 A
6011608 Tanaka Jan 2000 A
6035013 Orava et al. Mar 2000 A
6040237 Bakowski et al. Mar 2000 A
6048734 Burns et al. Apr 2000 A
6057149 Burns et al. May 2000 A
6064103 Pfirsch May 2000 A
6100111 Konstantinov Aug 2000 A
6104047 Watanabe Aug 2000 A
6110763 Temple Aug 2000 A
6127255 Sugiura et al. Oct 2000 A
6130098 Handique et al. Oct 2000 A
6169324 Sugiura et al. Jan 2001 B1
6215168 Brush et al. Apr 2001 B1
6218254 Singh et al. Apr 2001 B1
6242784 Zeng et al. Jun 2001 B1
6246076 Lipkin et al. Jun 2001 B1
6271021 Burns et al. Aug 2001 B1
6309952 Ridley et al. Oct 2001 B1
6329675 Singh et al. Dec 2001 B2
6342412 Sugiura et al. Jan 2002 B1
6350609 Morozov et al. Feb 2002 B1
6353236 Yatsuo et al. Mar 2002 B1
6362026 Zeng et al. Mar 2002 B2
6362075 Czagas et al. Mar 2002 B1
6431185 Tomita et al. Aug 2002 B1
6437371 Lipkin et al. Aug 2002 B2
6455910 Wang Sep 2002 B1
6455911 Stephani et al. Sep 2002 B1
6459102 Austin et al. Oct 2002 B1
6462376 Wahl et al. Oct 2002 B1
6465824 Kwasnick et al. Oct 2002 B1
6469359 Bakowski et al. Oct 2002 B2
6486080 Chooi et al. Nov 2002 B2
6489659 Chakrabarti et al. Dec 2002 B2
6514779 Ryu et al. Feb 2003 B1
6528373 Lipkin et al. Mar 2003 B2
6534347 Zeng et al. Mar 2003 B2
6548847 Sugiura et al. Apr 2003 B2
6566726 Onose et al. May 2003 B1
6573128 Singh Jun 2003 B1
6661058 Ahn et al. Dec 2003 B2
6673163 Tomita et al. Jan 2004 B2
6673662 Singh Jan 2004 B2
6680216 Kwasnick et al. Jan 2004 B2
6693011 Wahl et al. Feb 2004 B2
6693308 Sankin et al. Feb 2004 B2
6693327 Priefert et al. Feb 2004 B2
6703684 Udrea et al. Mar 2004 B2
6759719 Zeng et al. Jul 2004 B2
6767783 Casady et al. Jul 2004 B2
6770911 Agarwal et al. Aug 2004 B2
6770917 Barthelmess et al. Aug 2004 B2
6787313 Morozov et al. Sep 2004 B2
6821824 Minato et al. Nov 2004 B2
6838771 Tanaka et al. Jan 2005 B2
6841812 Zhao Jan 2005 B2
6844251 Shenai et al. Jan 2005 B2
6856350 Orava et al. Feb 2005 B2
6867495 Czagas et al. Mar 2005 B2
6872012 Watanabe Mar 2005 B2
6894334 Sugiura et al. May 2005 B2
6900518 Udrea et al. May 2005 B2
6911183 Handique et al. Jun 2005 B1
6911683 Konishi et al. Jun 2005 B2
6927102 Udrea et al. Aug 2005 B2
6946364 Czagas et al. Sep 2005 B2
6949385 Burns et al. Sep 2005 B1
6949775 Takada Sep 2005 B1
6956238 Ryu et al. Oct 2005 B2
6967407 Otani et al. Nov 2005 B2
6972436 Das et al. Dec 2005 B2
6982181 Hideo Jan 2006 B2
6989566 Noda et al. Jan 2006 B2
6998322 Das et al. Feb 2006 B2
7004184 Handique et al. Feb 2006 B2
7005050 Burns et al. Feb 2006 B2
7009222 Yang Mar 2006 B2
7026650 Ryu et al. Apr 2006 B2
7033950 Merrett et al. Apr 2006 B2
7049701 Usui May 2006 B2
7066453 Burns et al. Jun 2006 B2
7071503 Dohnke et al. Jul 2006 B2
7105387 Minato et al. Sep 2006 B2
7129542 Park Oct 2006 B2
7129576 Humpston Oct 2006 B2
7132321 Kub et al. Nov 2006 B2
7135359 Agarwal et al. Nov 2006 B2
7144797 Chow et al. Dec 2006 B2
7148089 Hung et al. Dec 2006 B2
7166866 Zeng et al. Jan 2007 B2
7169699 Takada Jan 2007 B2
7187058 Schmidt Mar 2007 B2
7193289 Adkisson et al. Mar 2007 B2
7195036 Burns et al. Mar 2007 B2
7208810 Wright Apr 2007 B2
7214627 Merrett et al. May 2007 B2
7221010 Ryu May 2007 B2
7224056 Burtzlaff et al. May 2007 B2
7226818 Malenfant et al. Jun 2007 B2
7230337 Usami et al. Jun 2007 B2
7235439 Udrea et al. Jun 2007 B2
7247525 Tanaka et al. Jul 2007 B2
7250311 Aoki et al. Jul 2007 B2
7274083 Sankin et al. Sep 2007 B1
7282753 Kub et al. Oct 2007 B2
7285475 Czagas et al. Oct 2007 B2
7298030 McWilliams et al. Nov 2007 B2
7304363 Shah Dec 2007 B1
7345342 Challa et al. Mar 2008 B2
7372154 Tanaka et al. May 2008 B2
7381646 Su et al. Jun 2008 B2
7385246 Beasom Jun 2008 B2
7411272 Udrea et al. Aug 2008 B2
7419877 Ryu et al. Sep 2008 B2
7442637 Su et al. Oct 2008 B2
7453119 Bhalla et al. Nov 2008 B2
7454831 Kurosawa et al. Nov 2008 B2
20050277256 Ahn et al. Dec 2005 A1
20070170436 Sugawara Jul 2007 A1
20080160685 Sankin et al. Jul 2008 A1
Related Publications (1)
Number Date Country
20100155907 A1 Jun 2010 US