An embodiment of the present invention relates generally to semiconductor devices and, more particularly, to a semiconductor device having bucket-shaped under-bump metallization (UBM) and a method of forming the same.
Integrated circuits (ICs) fabricated using complementary metal oxide semiconductor (CMOS) technologies are susceptible to alpha particles. Alpha particles may cause single event upsets or soft errors during operation of the IC. In particular, alpha particles can cause ionizing radiation when passing through semiconductor device junctions. The ionizing radiation can upset or flip the state of various semiconductor structures, such as a memory cell (e.g., static random access memory (SRAM) cell, such as a conventional 6-transistor or 6T-SRAM). A common source of alpha particles is the bump material used in assembling, packaging, and/or mounting ICs. For example, the Controlled-Collapse Chip Connection (C4) packaging technology utilizes solder bumps deposited on solder wettable metal terminals of the IC and a matching footprint of solder wettable terminals on a substrate. The solder typically includes approximately 95% to 97% by weight of lead (Pb), with the remainder being made up by tin (Sn), although other materials and percentages of materials can be employed. In general, the most common material used for bumps is lead or a lead alloy. As is well known in the art, lead is a source of alpha particles. Alpha particles from solder bumps can penetrate through the interconnect layer of an IC and reach the underlying semiconductor structures, potentially causing the aforementioned single event upsets.
Accordingly, there exists a need in the art for a method and apparatus for a semiconductor device and method of fabrication thereof configured to block alpha particles emitted by solder balls used in device packaging.
An embodiment of the invention relates to a method of forming a semiconductor device including a substrate having an active layer and interconnect formed on the active layer. In this embodiment, the method includes: forming a dielectric layer above the interconnect having a tapered via exposing at least a portion of a first metal layer; forming an under-bump metallization (UBM) layer over the tapered via and the first metal layer to form a UBM bucket; and forming a dielectric cap layer over the dielectric layer and a portion of the UBM layer
Another embodiment of the invention relates to a method of forming a semiconductor device including a substrate having an active layer and interconnect formed on the active layer. In this embodiment, the method comprises: forming a dielectric layer above the interconnect having a via exposing at least a portion of a bond pad of the interconnect; forming a metal seed layer over the bond pad an on sidewalls of the via; and forming a under-bump metallization (UBM) layer over the metal seed layer to form a UBM bucket.
Yet another embodiment of the invention relates to a semiconductor device. In this embodiment, the semiconductor device includes: a substrate having an active layer and interconnect formed on the active layer; a dielectric layer above the interconnect layer having a tapered via exposing at least a portion of a first metal layer; an under-bump metallization (UBM) layer forming a UBM bucket over the tapered via and the first metal layer; and a dielectric cap layer formed on the dielectric layer and a portion of the UBM layer.
Accompanying drawing(s) show exemplary embodiment(s) in accordance with one or more aspects of the invention; however, the accompanying drawing(s) should not be taken to limit the invention to the embodiment(s) shown, but are for explanation and understanding only.
A semiconductor device having bucket-shaped under-bump metallization (UBM) and a method of forming the same is described. In some embodiments, a dielectric layer is patterned over the passivation layer of an IC substrate to have vias exposing bond pads. In some embodiments, the vias are tapered vias. A UBM layer is formed in the via such that a UBM bucket is formed over the bond pad. The IC substrate can then be bumped such that solder balls are formed in the UBM buckets. Alpha particles from the portion of the solder ball in the UBM bucket are blocked by the UBM metal from penetrating and affecting the active layer of the substrates. Alpha particles from the portion of the solder ball above the UBM bucket have angles of incidence and/or path lengths that prevent such particles from reaching the active circuitry. Thus, the UBM bucket reduces or eliminates penetration of alpha particles to the active circuitry, thereby reducing or eliminating single event upsets caused by such alpha particles. These and further aspects of the invention may be understood with reference to the following drawings.
The dielectric and passivation layers may be formed of any dielectric material known in the art, such as SiO2. The UBM layer 218 may be formed of various metals or metal alloys comprising Ti, Ni, Cu, Zn, Sn, and the like. The UBM layer 218 may have a thickness adapted to sufficiently block alpha particles. For example, in some non-limiting embodiments, the UBM layer 218 made of a Cu/Ni alloy may have a thickness between 5 and 10 μm. The solder ball 214 fully fills the bucket of the UBM layer 218 and includes a portion extending above the dielectric layer 212. Alpha particles emitted anywhere from the portion of the solder ball 214 in the UBM bucket are blocked by the UBM layer 218. Alpha particles emitted anywhere from the portion of the solder ball 214 extending above the dielectric cap layer 212 are not blocked, but have an angle of incidence and/or path lengths such that the particles will not penetrate through to the active surface 204. In this manner, the bucket-shaped UBM in the UBM layer 218 reduces or eliminates single event upsets during IC operation caused by alpha particles.
At step 304, a dielectric layer is deposited on the passivation layer and a passivation mask is used to selectively etch a tapered via in the dielectric layer to expose at least a portion of a bond pad. The tapered via may be formed using conventional deposition, photolithographic, and etching processes.
At step 306, a UBM layer is deposited over the dielectric layer, tapered via and bond pad, and a UBM mask is used to selectively etch the UBM layer to form a UBM bucket in the tapered via. The UBM bucket may be formed using conventional deposition, photolithographic, and etching processes. The UBM mask may be oversized from the baseline UBM layer such that the UBM bucket fills the tapered via.
At step 308, a dielectric cap layer is deposited over the dielectric layer and the UBM layer, and a cap mask is used to selectively etch the dielectric cap layer to expose a portion of the UBM layer. The openings for the UBM layer may be formed using conventional deposition, photolithographic, and etching processes. The cap mask may be oversized from the passivation mask such that the dielectric cap layer covers the portions of the UBM bucket that extend above the dielectric layer.
In some embodiments, the dielectric layer 210 can be omitted, and the passivation layer 208 can be formed having the same or similar thickness as the dielectric layer 210.
At step 504, a passivation mask is used to etch the passivation layer to expose a portion of each bond pad. At step 505, a first UBM layer is deposited over the passivation layer and the bond pad, and a first UBM mask is used to etch the first UBM layer to form a first UBM portion. The first UBM portion can be formed using conventional deposition, photolithographic, and etching techniques.
At step 506, a dielectric layer is deposited on the passivation layer and the first UBM portion, and a dielectric mask is used to selectively etch a tapered via in the dielectric layer to expose at least a portion of the first UBM portion. The tapered via may be formed using conventional deposition, photolithographic, and etching processes.
At step 508, a second UBM layer is deposited over the dielectric layer, tapered via and first UBM portion, and a second UBM mask is used to selectively etch the second UBM layer to form a UBM bucket in the tapered via. The UBM bucket may be formed using conventional deposition, photolithographic, and etching processes. The second UBM mask may be oversized from the baseline UBM layer such that the UBM bucket fills the tapered via.
At step 510, a dielectric cap layer is deposited over the dielectric layer and the second UBM layer, and a cap mask is used to selectively etch the dielectric cap layer to expose a portion of the second UBM layer. The openings for the second UBM layer may be formed using conventional deposition, photolithographic, and etching processes. The cap mask may be oversized from the passivation mask such that the dielectric cap layer covers the portions of the UBM bucket that extend above the dielectric layer.
The process 500 may be used to form a UBM bucket over a bond pad metal that requires two different UBM materials, such as a copper bond pad (i.e., one UBM material for adhering to the bond pad, and another UBM material for adhering to a solder ball).
At step 704, a dielectric layer is deposited over the passivation layer, and a passivation mask is used to etch the dielectric and passivation layer to expose a portion of each bond pad.
At step 706, a metal seed layer is deposited over the dielectric layer and the bond pad, and the seed layer is polished to form a seed bucket in the via. At step 708, a UBM layer is electroplated over the seed bucket to form a UBM bucket. The seed and UBM buckets may be formed using conventional deposition, polishing, and electroplating processes.
At optional step 710, the dielectric layer can be removed by etching. The dielectric layer can be removed if necessary to control passivation layer stress.
While the foregoing describes exemplary embodiment(s) in accordance with one or more aspects of the present invention, other and further embodiment(s) in accordance with the one or more aspects of the present invention may be devised without departing from the scope thereof, which is determined by the claim(s) that follow and equivalents thereof. Claim(s) listing steps do not imply any order of the steps. Trademarks are the property of their respective owners.