This application claims priority to Taiwan application Serial No. 99137284, filed on Oct. 29, 2010. The entirety of the priority application is hereby incorporated by reference.
The invention relates to semiconductor device packages, and more particularly to semiconductor device packages having a lead frame and related manufacturing methods.
A Quad Flat No leads (QFN) package is a type of semiconductor device package having short signal traces and, thus, fast signal transmission speed. Therefore, QFN packages are well suited to chip packages with high frequency transmission (e.g. high frequency transmission through the RF bandwidth), and have become common for package applications in the wireless field, for example.
In one method of manufacturing a conventional QFN package, a lead frame having die pads and leads is provided. Each of the leads has a full thickness portion in the periphery of the package and a half etch portion extending from the full thickness portion toward the die pad. Chips, or dies, are configured on the die pads and electrically connected to the half etch portions of the leads via bonding wires. The half etch portion of the leads, the bonding wires, and the chips are encapsulated and protected by a molding compound, or encapsulant, and the bottom surfaces of the full thickness portions of the leads are exposed from the encapsulant for electrical connection to an external device. A punching process or a sawing process is then performed to divide the structure into individual QFN packages.
When the size of a QFN package is enlarged, the distance between the chip and the full thickness portions of the leads increases. Therefore the lengths of the half etch portions of the leads is also increase to save the lengths of the bonding wires. However, since the bottoms of the half etch portions of the leads are removed, the half etch portions of the leads may bounce during the wirebonding process due to lack of stiffness. Bouncing may cause one or more of the conductive wires to be bonded in the wrong position with respect to the leads, and the yield of the wirebonding process may decrease accordingly.
One of the present embodiments comprises a semiconductor device package. The semiconductor device package comprises a die pad and a plurality of leads surrounding the die pad. Each of the leads has a lower surface that is divided into a contact area and a non-contact area. The semiconductor device package further comprises a chip disposed on the die pad and electrically connected to the leads. The semiconductor device package further comprises a package body encapsulating the chip and portions of the leads, but leaving exposed at least a portion of the lower surface of each lead, the exposed portion comprising the contact area. The semiconductor device package further comprises a protective layer covering the non-contact area of each lead, but leaving exposed the contact area of each lead.
Another of the present embodiments comprises a semiconductor device package. The semiconductor device package comprises a die pad and a plurality of leads surrounding the die pad. At least one of the leads has a contact area and a non-contact area. The semiconductor device package further comprises a chip disposed on the die pad and electrically connected to the leads. The semiconductor device package further comprises a package body encapsulating the chip and partially encapsulating the leads. At least one of the leads has a recess within the non-contact area, and the package body occupies the recess.
Another of the present embodiments comprises a method of manufacturing a semiconductor device package. The method comprises providing a lead frame. The lead frame comprises a die pad and a plurality of leads. Each of the leads has a lower surface defining a contact area and a non-contact area. The method further comprises disposing a chip on the die pad and electrically connecting the chip to the lead frame. The method further comprises forming a package body encapsulating the chip, partially encapsulating the leads, and filling spaces between the leads. The package body exposes the contact areas and the non-contact areas of the leads. The method further comprises forming a protective layer on the non-contact areas to cover the non-contact areas while leaving the contact areas exposed.
Common reference numerals are used throughout the drawings and the detailed description to indicate the same elements. The invention will be more apparent from the following detailed description taken in conjunction with the accompanying drawings.
Referring to
With reference to
The chip 120 is attached to the die pad 112 of the lead frame 110 and electrically connected to the leads 114 and the die pad 112. The chip 120 may be attached to the die pad 112 by an adhesive layer 170, or by any other suitable means. A set of first bonding wires 150 electrically connect the chip 120 to a top surface 114b of the non-contact area 114a″ of each lead 114. A set of second bonding wires 160 electrically connect the chip 120 to the die pad 112.
With continued reference to
The protective layer 140 is made of an insulating material, i.e. non-conductive, and covers the non-contact area 114a″ of each of the leads 114, but does not cover the contact area 114a′ of each lead 114. For example, the protective layer 140 may comprise epoxy resin, such as W258BR Wieder Black Ink, available from Tai-Ee Manufacturing Co. Ltd. In the present embodiments, the area of the non-contact area 114a″ of each lead 114 may, for example, comprise approximately 25%-75% of the lower surface 114a of each lead 114. A thickness of the protective layer 140 may be between 5 μm and 50 μm.
The protective layer 140 has an opening 142 that exposes the bottom surface 112a of the die pad 112. The contact areas 114a′ and the bottom surface 112a thus may be electrically connected to external circuits, such as other semiconductor device packages or printed circuit/wiring boards (not shown). Furthermore, since the opening 142 of the protective layer 140 exposes the bottom surface 112a of the die pad 112, heat generated during operation of the chip 120 can be dissipated to the ambient directly through the bottom surface 112a. The semiconductor device package 102 of this embodiment has favorable heat dissipation effects that facilitate normal operation of the chip 120.
Compared with conventional QFN packages, the leads 114 of the present embodiments advantageously have sufficient stiffness to resist lead bouncing during the wirebonding process. This advantage flows from the fact that the bottoms of the non-contact areas 114a″ of the leads 114 are not removed, rendering that portion of each lead 114 thicker. In conventional QFN packages, the leads may bounce, move or tilt if the bond wires are attached on or near the half etch portion of the lead. Such bouncing or inadvertent lead movement can result in less than optimal wire bond integrity and/or misalignment of the lead. The bonding wires 150 of the present embodiments can be accurately bonded on the correct positions of the surface 114b without misalignment. Therefore, the yield of the wirebonding process is improved. Even though the non-contact areas 114a″ of the leads are exposed from the encapsulant 130, they are covered and protected by the protective layer 140 to resist corrosion and oxidation of the leads.
The illustrated shape of the protective layer 140 is not limiting. The protective layer 140 in this embodiment is a block pattern, i.e., the protective layer 140 covers only portions of the encapsulant 130 between the leads 114, and the non-contact areas 114a″ of the leads 114. However, other configurations of the protective layer 140 may be suitable. For example, with reference to
With reference to
With reference to
With reference to
With reference to
With reference to
A curing process may be performed on the protective layer 140. In one embodiment, the curing process includes exposure to infrared light. After the curing process is performed, a post-mold curing (PMC) process may be performed on the encapsulant 130.
In the present embodiments, the contact areas 114a′ of the leads 114 are left exposed by the protective layer 140. Therefore, compared with conventional QFN packages in which the bottoms of the non-contact areas of the leads are removed by performing a half-etching process, since the bottom of the non-contact area 114a″ of the leads 114 of the present embodiments are not removed, they have greater stiffness. The greater stiffness resists or prevents bouncing of the leads during the wire bonding process. Therefore, the yield of the wire bonding process is improved. Even though the non-contact areas 114a″ of the leads are not completely surrounded by the encapsulant 130, they are covered and protected by the protective layer 140 to resist corrosion and oxidation of the leads.
The edge recesses 112m and the recesses 114m may be formed by half etching, for example. For example, the half etching process may be performed in connection with providing the lead frame 110 shown in
In light of the foregoing, since the bottoms of the non-contact areas of the leads are not removed, they have greater stiffness that resists bouncing of the leads during the wire bonding process. Therefore, compared with conventional QFN packages in which the bottoms of the wire bonding portions of the leads are removed by performing the half-etching process, the semiconductor device package of the present embodiments improve the yield of the wire bonding process.
While the invention has been described and illustrated with reference to specific embodiments thereof, these descriptions and illustrations do not limit the invention. It should be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the true spirit and scope of the invention as defined by the appended claims. The illustrations may not necessarily be drawn to scale. There may be distinctions between the artistic renditions in the disclosure and the actual apparatus due to manufacturing processes and tolerances. There may be other embodiments of the invention which are not specifically illustrated. The specification and the drawings are to be regarded as illustrative rather than restrictive. Modifications may be made to adapt a particular situation, material, composition of matter, method, or process to the objective, spirit and scope of the invention. All such modifications are intended to be within the scope of the claims appended hereto. While the methods disclosed herein have been described with reference to particular operations performed in a particular order, it will be understood that these operations may be combined, sub-divided, or re-ordered to form an equivalent method without departing from the teachings of the invention. Accordingly, unless specifically indicated herein, the order and grouping of the operations are not limitations of the invention.
Number | Date | Country | Kind |
---|---|---|---|
99137284 A | Oct 2010 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5592025 | Clark et al. | Jan 1997 | A |
5847458 | Nakamura et al. | Dec 1998 | A |
6001671 | Fjelstad | Dec 1999 | A |
6238952 | Lin | May 2001 | B1 |
6242284 | Kang et al. | Jun 2001 | B1 |
6261864 | Jung et al. | Jul 2001 | B1 |
6291271 | Lee et al. | Sep 2001 | B1 |
6306685 | Liu et al. | Oct 2001 | B1 |
6333252 | Jung et al. | Dec 2001 | B1 |
6342730 | Jung et al. | Jan 2002 | B1 |
6348726 | Bayan et al. | Feb 2002 | B1 |
6400004 | Fan et al. | Jun 2002 | B1 |
6451627 | Coffman | Sep 2002 | B1 |
6495909 | Jung et al. | Dec 2002 | B2 |
6498099 | McLellan et al. | Dec 2002 | B1 |
6528893 | Jung et al. | Mar 2003 | B2 |
6534330 | Sakamoto et al. | Mar 2003 | B2 |
6545347 | McClellan | Apr 2003 | B2 |
6586677 | Glenn | Jul 2003 | B2 |
6658734 | Yamada et al. | Dec 2003 | B2 |
6664615 | Bayan et al. | Dec 2003 | B1 |
6700188 | Lin | Mar 2004 | B2 |
6812552 | Islam et al. | Nov 2004 | B2 |
6861295 | Jung et al. | Mar 2005 | B2 |
6927096 | Shimanuki | Aug 2005 | B2 |
6993594 | Schneider | Jan 2006 | B2 |
6995459 | Lee et al. | Feb 2006 | B2 |
7049177 | Fan et al. | May 2006 | B1 |
7125798 | Sakamoto et al. | Oct 2006 | B2 |
7183630 | Fogelson et al. | Feb 2007 | B1 |
7247526 | Fan et al. | Jul 2007 | B1 |
7271032 | McLellan et al. | Sep 2007 | B1 |
7608930 | Kasuya et al. | Oct 2009 | B2 |
7683461 | Lau | Mar 2010 | B2 |
7807498 | Shoji et al. | Oct 2010 | B2 |
8125062 | Shoji et al. | Feb 2012 | B2 |
8377750 | Camacho et al. | Feb 2013 | B2 |
20030006055 | Chien-Hung et al. | Jan 2003 | A1 |
20030234454 | Pedron et al. | Dec 2003 | A1 |
20050046032 | Naruse et al. | Mar 2005 | A1 |
20050247944 | Haque et al. | Nov 2005 | A1 |
20070018291 | Huang et al. | Jan 2007 | A1 |
20070052076 | Ramos et al. | Mar 2007 | A1 |
20070059863 | Li et al. | Mar 2007 | A1 |
20070085199 | Ong et al. | Apr 2007 | A1 |
20070181983 | Takai et al. | Aug 2007 | A1 |
20080067649 | Matsunaga et al. | Mar 2008 | A1 |
20080258278 | Ramos et al. | Oct 2008 | A1 |
20100044843 | Chang Chien et al. | Feb 2010 | A1 |
Number | Date | Country |
---|---|---|
101442035 | May 2009 | CN |
101540309 | Sep 2009 | CN |
102044510 | May 2011 | CN |
5166985 | Jul 1993 | JP |
11195733 | Jul 1999 | JP |
2001024135 | Jan 2001 | JP |
Entry |
---|
Lai et al.; “Development and performance charaterizations of a QFN/HMT package”; Electronic Components and Technology Conference; pp. 964-967 (2008). |
Number | Date | Country | |
---|---|---|---|
20120104584 A1 | May 2012 | US |